会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • METHOD OF OPERATING A MAGNETORESISTIVE RAM
    • 操作磁记录RAM的方法
    • US20110002160A1
    • 2011-01-06
    • US12875297
    • 2010-09-03
    • Woo-yeong CHOYun-seung SHIN
    • Woo-yeong CHOYun-seung SHIN
    • G11C11/00
    • G11C11/1675G11C11/1655G11C11/1659Y10S977/935
    • A magnetoresistive random access memory (RAM) may include a plurality of variable resistance devices, a plurality of read bitlines electrically connected to respective variable resistance devices, and a plurality of write bitlines alternating with the read bitlines. The magnetoresistive RAM may be configured to apply a first write current through a first write bitline adjacent to a first variable resistance device when writing a first data to the first variable resistance device, and apply a first inhibition current through a second write bitline adjacent to a second variable resistance device, the second variable resistance device being adjacent to the first write bitline, and between the first write bitline and the second write bitline, and the first write current and the first inhibition current flowing in a same direction.
    • 磁阻随机存取存储器(RAM)可以包括多个可变电阻器件,电连接到相应的可变电阻器件的多个读位线以及与读位线交替的多个写位线。 磁阻RAM可以被配置为当向第一可变电阻器件写入第一数据时,通过与第一可变电阻器件相邻的第一写入位线施加第一写入电流,并且将第一写入电流施加到与第一可写入位置相邻的第二写入位置 第二可变电阻器件,第二可变电阻器件与第一写入位线相邻,第一写入位线和第二写入位线之间以及第一写入电流和第一抑制电流沿相同的方向流动。
    • 5. 发明授权
    • Digital-to-analog converter, display panel driver having the same, and digital-to-analog converting method
    • 数模转换器,具有相同功能的显示面板驱动器和数 - 模转换方法
    • US07573411B2
    • 2009-08-11
    • US12007333
    • 2008-01-09
    • Yun-seung ShinJu-hyun Ko
    • Yun-seung ShinJu-hyun Ko
    • H03M1/68G09G5/10
    • H03M1/667H03M1/662H03M1/682H03M1/765
    • A digital-to-analog converter outputting an analog data voltage corresponding to n-bit data, includes a chopping amplification unit adapted to receive an upper bit voltage corresponding to upper x bits of the n-bit data and a lower bit voltage corresponding to lower y bits of the n-bit data and to output the analog data voltage. The chopping amplification unit may include a sample and hold capacitor adapted to be charged with the upper bit voltage in a non-inverting mode, and a chopping amplifier adapted to supply the upper bit voltage to the sample and hold capacitor in the non-inverting mode and adapted to output a voltage corresponding to the sum of the upper bit voltage and the lower bit voltage as the analog data voltage in an inverting mode.
    • 输出对应于n位数据的模拟数据电压的数模转换器包括斩波放大单元,其适于接收对应于n位数据的高x位的高位电压和对应于低位的低位电压 y比特数据,并输出模拟数据电压。 斩波放大单元可以包括适于以非反相模式对高位电压进行充电的采样和保持电容器,以及斩波放大器,其适于以非反相模式将采样和保持电容器提供高位电压 并且适于在反相模式中输出对应于高位电压和低位电压之和的电压作为模拟数据电压。
    • 6. 发明申请
    • Magnetoresistive RAM and associated methods
    • 磁阻RAM及相关方法
    • US20080074917A1
    • 2008-03-27
    • US11902711
    • 2007-09-25
    • Woo-yeong ChoYun-seung Shin
    • Woo-yeong ChoYun-seung Shin
    • G11C11/02
    • G11C11/1675G11C11/1655G11C11/1659Y10S977/935
    • A magnetoresistive random access memory (RAM) may include a plurality of variable resistance devices, a plurality of read bitlines electrically connected to respective variable resistance devices, and a plurality of write bitlines alternating with the read bitlines. The magnetoresistive RAM may be configured to apply a first write current through a first write bitline adjacent to a first variable resistance device when writing a first data to the first variable resistance device, and apply a first inhibition current through a second write bitline adjacent to a second variable resistance device, the second variable resistance device being adjacent to the first write bitline, and between the first write bitline and the second write bitline, and the first write current and the first inhibition current flowing in a same direction.
    • 磁阻随机存取存储器(RAM)可以包括多个可变电阻器件,电连接到相应的可变电阻器件的多个读位线以及与读位线交替的多个写位线。 磁阻RAM可以被配置为当向第一可变电阻器件写入第一数据时,通过与第一可变电阻器件相邻的第一写入位线施加第一写入电流,并且将第一写入电流施加到与第一可写入位置相邻的第二写入位置 第二可变电阻器件,第二可变电阻器件与第一写入位线相邻,第一写入位线和第二写入位线之间以及第一写入电流和第一抑制电流沿相同的方向流动。
    • 7. 发明申请
    • Phase change memory devices employing cell diodes and methods of fabricating the same
    • 使用单元二极管的相变存储器件及其制造方法
    • US20060186483A1
    • 2006-08-24
    • US11324112
    • 2005-12-30
    • Woo-Yeong ChoDu-Eung KimYun-Seung ShinHyun-Geun ByunSang-Beom KangBeak-Hyung ChoChoong-Keun Kwak
    • Woo-Yeong ChoDu-Eung KimYun-Seung ShinHyun-Geun ByunSang-Beom KangBeak-Hyung ChoChoong-Keun Kwak
    • H01L29/76
    • G11C13/0004G11C2213/72H01L27/2409H01L27/2463H01L45/06H01L45/1233H01L45/1675
    • Phase change memory devices having cell diodes and related methods are provided, where the phase change memory devices include a semiconductor substrate of a first conductivity type and a plurality of parallel word lines disposed on the semiconductor substrate, the word lines have a second conductivity type different from the first conductivity type and have substantially flat top surfaces, a plurality of first semiconductor patterns are one-dimensionally arrayed on each word line along a length direction of the word line, the first semiconductor patterns have the first conductivity type or the second conductivity type, second semiconductor patterns having the first conductivity type are stacked on the first semiconductor patterns, an insulating layer is provided on the substrate having the second semiconductor patterns, the insulating layer fills gap regions between the word lines, gap regions between the first semiconductor patterns and gap regions between the second semiconductor patterns, a plurality of phase change material patterns are two-dimensionally arrayed on the insulating layer, and the phase change material patterns are electrically connected to the second semiconductor patterns, respectively.
    • 提供具有单元二极管和相关方法的相变存储器件,其中相变存储器件包括第一导电类型的半导体衬底和设置在半导体衬底上的多个平行字线,字线具有不同的第二导电类型 从第一导电类型并且具有基本上平坦的顶表面,沿着字线的长度方向在每个字线上一维地排列多个第一半导体图案,第一半导体图案具有第一导电类型或第二导电类型 具有第一导电类型的第二半导体图案堆叠在第一半导体图案上,在具有第二半导体图案的基板上设置绝缘层,绝缘层填充字线之间的间隙区域,第一半导体图案之间的间隙区域和 第二半导体之间的间隙区域 多个相变材料图案被二维排列在绝缘层上,并且相变材料图案分别电连接到第二半导体图案。
    • 9. 发明授权
    • Nonvolatile semiconductor memory component
    • 非易失性半导体存储器组件
    • US5019881A
    • 1991-05-28
    • US391865
    • 1989-08-10
    • Yun-Seung ShinSung-Oh Chun
    • Yun-Seung ShinSung-Oh Chun
    • G11C17/00H01L21/8247H01L27/115H01L29/788H01L29/792
    • H01L29/7885
    • The invention provides a nonvolatile semiconductor memory component comprising: field region of thick oxide, the first and second active regions surrounded with the field region, the first and second gate insulating layers on the first and second active regions, the first gate of a low resistance formed on the first and second gate insulating layer, the third insulating layer on the first gate of a low resistance the second gate of a low resistance formed on the third insulating layer, the channel region below the first gate insulating layer formed by the first gate, and the highly doped drain and source separated by channel region opposite to the type of the substrate. In addition, the process for forming the transistor with one channel and the substrate diffusion can be achieved on the semiconductor substrate or opposite type well formed on the semiconductor substrate. Programming at a low voltage may be possible and the reliability characteristics of the cell may be improved according to present invention.
    • 本发明提供了一种非易失性半导体存储器组件,包括:厚氧化物的场区域,被场区域包围的第一和第二有源区域,第一和第二有源区域上的第一和第二栅极绝缘层,低电阻的第一栅极 形成在所述第一和第二栅极绝缘层上,所述第一栅极上的所述第三绝缘层具有低电阻,形成在所述第三绝缘层上的低电阻的第二栅极,所述第一栅极绝缘层下方的所述沟道区域由所述第一栅极 ,并且高掺杂的漏极和源极通过与衬底类型相反的沟道区分离。 此外,用于形成具有一个沟道的晶体管和衬底扩散的工艺可以在半导体衬底上或在半导体衬底上良好形成的相反类型上实现。 根据本发明,可以以低电压进行编程,并且可以提高电池的可靠性特性。
    • 10. 发明授权
    • Method of operating a magnetoresistive RAM
    • 操作磁阻RAM的方法
    • US07952918B2
    • 2011-05-31
    • US12875297
    • 2010-09-03
    • Woo-yeong ChoYun-seung Shin
    • Woo-yeong ChoYun-seung Shin
    • G11C11/00
    • G11C11/1675G11C11/1655G11C11/1659Y10S977/935
    • A magnetoresistive random access memory (RAM) may include a plurality of variable resistance devices, a plurality of read bitlines electrically connected to respective variable resistance devices, and a plurality of write bitlines alternating with the read bitlines. The magnetoresistive RAM may be configured to apply a first write current through a first write bitline adjacent to a first variable resistance device when writing a first data to the first variable resistance device, and apply a first inhibition current through a second write bitline adjacent to a second variable resistance device, the second variable resistance device being adjacent to the first write bitline, and between the first write bitline and the second write bitline, and the first write current and the first inhibition current flowing in a same direction.
    • 磁阻随机存取存储器(RAM)可以包括多个可变电阻器件,电连接到相应的可变电阻器件的多个读位线以及与读位线交替的多个写位线。 磁阻RAM可以被配置为当向第一可变电阻器件写入第一数据时,通过与第一可变电阻器件相邻的第一写入位线施加第一写入电流,并且将第一写入电流施加到与第一可写入位置相邻的第二写入位置 第二可变电阻器件,第二可变电阻器件与第一写入位线相邻,第一写入位线和第二写入位线之间以及第一写入电流和第一抑制电流沿相同的方向流动。