会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Transmitters and receivers using a jitter-attenuated clock derived from a gapped clock reference
    • 使用抖动衰减时钟的发射器和接收器,该时钟源从有间隙时钟参考
    • US08855258B1
    • 2014-10-07
    • US13250794
    • 2011-09-30
    • Viet DoSimon Pang
    • Viet DoSimon Pang
    • H04L7/00
    • H04L7/033H04J3/076
    • A system and method are provided for resynchronizing a transmission signal using a jitter-attenuated clock derived from an asynchronous gapped clock. A first-in first-out (FIFO) memory accepts an asynchronous gapped clock derived from a first clock having a first frequency. The gapped clock has an average second frequency less than the first frequency. The input serial stream of data is loaded at a rate responsive to the gapped clock. A dynamic numerator (DN) and dynamic denominator (DD) are iteratively calculated for the gapped clock, averaged, and an averaged numerator (A and an averaged denominator (AD) are generated. The first frequency is multiplied by the ratio of AN/AD to create a jitter-attenuated second clock having the second frequency. The FIFO memory accepts the jitter-attenuated second clock and supplies data from memory at the second frequency. A framer accepts the data from the FIFO memory and the jitter-attenuated second clock.
    • 提供了一种系统和方法,用于使用从异步间隔时钟导出的抖动衰减时钟重新同步传输信号。 先进先出(FIFO)存储器接收从具有第一频率的第一时钟导出的异步间隔时钟。 间隔时钟的平均第二频率小于第一频率。 数据的输入串行流以响应于有间隙的时钟的速率加载。 对于有间隙的时钟进行迭代计算动态分子(DN)和动态分母(DD),得到平均分子(A和平均分母(AD)),第一个频率乘以AN / AD 创建具有第二频率的抖动衰减的第二时钟,FIFO存储器接受抖动衰减的第二时钟并以第二频率从存储器提供数据,成帧器接收来自FIFO存储器的数据和抖动衰减的第二时钟。
    • 4. 发明授权
    • Frequency lock detection
    • 频锁检测
    • US08059774B2
    • 2011-11-15
    • US12129477
    • 2008-05-29
    • Shyang Kye KongSimon PangPhilip Michael Clovis
    • Shyang Kye KongSimon PangPhilip Michael Clovis
    • H04L7/00
    • H04L7/0004H03L7/095H03L7/113H04L7/033
    • A system and method are provided for detecting the frequency acquisition of a synthesized signal in a non-synchronous communications receiver. The method accepts a non-synchronous communication signal having an input data signaling frequency, and compares the input data signaling frequency to a synthesized signal frequency. In response to the comparing, a difference signal pulse is generated. More explicitly, the difference signal is generated at a rate responsive to the difference between the input data signaling frequency and the synthesized signal frequency. The method counts synthesized signal pulses occurring simultaneously with the difference signal pulse. If the counted synthesized signal pulses exceed a threshold (before the disappearance of the difference signal pulse), it is determined that the input data signaling frequency is about equal to the synthesized signal frequency, and a lock signal is generated.
    • 提供一种用于检测非同步通信接收机中的合成信号的频率获取的系统和方法。 该方法接受具有输入数据信令频率的非同步通信信号,并将输入数据信令频率与合成信号频率进行比较。 响应于比较,产生差分信号脉冲。 更明确地说,差分信号以响应于输入数据信号频率和合成信号频率之差的速率产生。 该方法对与差分信号脉冲同时出现的合成信号脉冲进行计数。 如果计数的合成信号脉冲超过阈值(在差信号脉冲消失之前),则确定输入数据信令频率大约等于合成信号频率,并产生锁定信号。
    • 8. 发明申请
    • Frequency lock detection
    • 频锁检测
    • US20090296857A1
    • 2009-12-03
    • US12129477
    • 2008-05-29
    • Shyang Kye KongSimon PangPhilip Michael Clovis
    • Shyang Kye KongSimon PangPhilip Michael Clovis
    • H03D3/24
    • H04L7/0004H03L7/095H03L7/113H04L7/033
    • A system and method are provided for detecting the frequency acquisition of a synthesized signal in a non-synchronous communications receiver. The method accepts a non-synchronous communication signal having an input data signaling frequency, and compares the input data signaling frequency to a synthesized signal frequency. In response to the comparing, a difference signal pulse is generated. More explicitly, the difference signal is generated at a rate responsive to the difference between the input data signaling frequency and the synthesized signal frequency. The method counts synthesized signal pulses occurring simultaneously with the difference signal pulse. If the counted synthesized signal pulses exceed a threshold (before the disappearance of the difference signal pulse), it is determined that the input data signaling frequency is about equal to the synthesized signal frequency, and a lock signal is generated.
    • 提供一种用于检测非同步通信接收机中的合成信号的频率获取的系统和方法。 该方法接受具有输入数据信令频率的非同步通信信号,并将输入数据信令频率与合成信号频率进行比较。 响应于比较,产生差分信号脉冲。 更明确地说,差分信号以响应于输入数据信号频率和合成信号频率之差的速率产生。 该方法对与差分信号脉冲同时出现的合成信号脉冲进行计数。 如果计数的合成信号脉冲超过阈值(在差信号脉冲消失之前),则确定输入数据信令频率大约等于合成信号频率,并产生锁定信号。
    • 10. 发明申请
    • False frequency lock detector
    • 虚拟锁定检测器
    • US20090122935A1
    • 2009-05-14
    • US11983675
    • 2007-11-09
    • Simon PangViet Linh DoMehmet Mustafa Eker
    • Simon PangViet Linh DoMehmet Mustafa Eker
    • H04L7/02
    • H04L7/0083H03L7/095H03L2207/14Y10S331/02
    • A system and method are provided for detecting a false clock frequency lock in a clock and data recovery (CDR) device. The method accepts a digital raw data signal at a first rate and counts edge transitions in the raw data signal, creating a raw count. A clock signal is also accepted at a second rate. The clock signal is a timing reference recovered from the raw data signal. The raw data signal is sampled at a rate responsive to the clock signal, generating a sampled signal. Edge transitions are counted in the sampled signal, creating a sampled count. Then, the raw count is compared to the sampled count, to determine if the first rate is equal to the second rate. The method is used to determine if the second rate is less than the first rate—to detect if the clock signal is incorrectly locked to the first rate.
    • 提供了用于检测时钟和数据恢复(CDR)设备中的假时钟频率锁定的系统和方法。 该方法以第一速率接收数字原始数据信号,并计算原始数据信号中的边沿转换,创建原始计数。 时钟信号也以第二速率被接受。 时钟信号是从原始数据信号恢复的定时参考。 原始数据信号以响应于时钟信号的速率被采样,产生采样信号。 在采样信号中计数边沿转换,创建采样计数。 然后,将原始计数与采样计数进行比较,以确定第一速率是否等于第二速率。 该方法用于确定第二速率是否小于第一速率 - 以检测时钟信号是否被错误地锁定到第一速率。