会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • STI stress modification by nitrogen plasma treatment for improving performance in small width devices
    • 通过氮等离子体处理进行STI应力改进,以改善小宽度器件的性能
    • US07479688B2
    • 2009-01-20
    • US10751831
    • 2004-01-05
    • Sadanand V. DeshpandeBruce B. DorisWerner A. RauschJames A. Slinkman
    • Sadanand V. DeshpandeBruce B. DorisWerner A. RauschJames A. Slinkman
    • H01L29/72
    • H01L29/7842H01L21/3185H01L21/76237H01L29/1033
    • A method for modulating the stress caused by bird beak formation of small width devices by a nitrogen plasma treatment. The nitrogen plasma process forms a nitride liner about the trench walls that serves to prevent the formation of bird beaks in the isolation region during a subsequent oxidation step. In one embodiment, the plasma nitridation process occurs after trench etching, but prior to trench fill. In yet another embodiment, the plasma nitridation process occurs after trench fill. In yet another embodiment, a block mask is formed over predetermined active areas of the etched substrate prior to the plasma nitridation process. This embodiment is used in protecting the PFET device area from the plasma nitridation process thereby providing a means to form a PFET device area in which stress caused by bird beak formation increases the device performance of the PFET.
    • 一种通过氮等离子体处理调节小宽度装置的鸟嘴形成引起的应力的方法。 氮等离子体工艺形成围绕沟槽壁的氮化物衬垫,其用于在随后的氧化步骤期间防止在隔离区中形成鸟嘴。 在一个实施例中,等离子体氮化处理发生在沟槽蚀刻之后,但在沟槽填充之前。 在又一实施例中,等离子体氮化处理发生在沟槽填充之后。 在另一个实施例中,在等离子体氮化处理之前,在蚀刻的衬底的预定有效区域上形成块掩模。 该实施例用于保护PFET器件区域免受等离子体氮化处理,从而提供形成PFET器件区域的装置,其中由鸟嘴形成引起的应力增加了PFET的器件性能。
    • 9. 发明授权
    • Method for patterning a semiconductor region
    • 图案化半导体区域的方法
    • US07091081B2
    • 2006-08-15
    • US10709673
    • 2004-05-21
    • Sadanand V. DeshpandeRajiv M. RanadeGeorge K. Worth
    • Sadanand V. DeshpandeRajiv M. RanadeGeorge K. Worth
    • H01L21/8238
    • H01L21/28035H01L21/32137H01L29/4925
    • A method is provided for patterning a semiconductor region, which can be heavily doped. A patterned mask is provided above the semiconductor region. A portion of the semiconductor region exposed by the patterned mask is etched in an environment including a polymerizing fluorocarbon, e.g., a chlorine-free fluorocarbon having a high ratio of carbon to fluorine atoms, and at least one non-polymerizing substance selected from the group consisting of non-polymerizing fluorocarbons, e.g. those having a low ratio of carbon to fluorine atoms, and hydrogenated fluorocarbons. The method preferably passivates the sidewalls of the patterned semiconductor region, such that a lower region of semiconductor material below the patterned region can be directionally etched without eroding the thus passivated patterned region.
    • 提供了可以重掺杂的半导体区域图形化的方法。 在半导体区域上方设置图案化掩模。 通过图案化掩模曝光的半导体区域的一部分在包括聚合碳氟化合物,例如碳与氟原子比高的无氯碳氟化合物的环境中被蚀刻,以及至少一种选自下组的非聚合物质 由非聚合碳氟化合物组成,例如 碳与氟原子比低的氢化碳氟化合物。 该方法优选地钝化图案化的半导体区域的侧壁,使得可以在图案化区域下方的半导体材料的下部区域被定向蚀刻,而不会侵蚀如此钝化的图案化区域。