会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明申请
    • INTEGRATED CIRCUIT HAVING A REPLACEMENT GATE STRUCTURE AND METHOD FOR FABRICATING THE SAME
    • 具有替代盖结构的集成电路及其制造方法
    • US20140035010A1
    • 2014-02-06
    • US13562659
    • 2012-07-31
    • Xiuyu CaiRuilong XieKangguo ChengAli Khakifirooz
    • Xiuyu CaiRuilong XieKangguo ChengAli Khakifirooz
    • H01L29/772H01L21/283
    • H01L21/76834H01L21/28518H01L21/76897H01L29/165H01L29/6653H01L29/66545H01L29/66628H01L29/7834
    • A method for fabricating an integrated circuit includes forming a temporary gate structure on a semiconductor substrate. The temporary gate structure includes a temporary gate material disposed between two spacer structures. The method further includes forming a first directional silicon nitride liner overlying the temporary gate structure and the semiconductor substrate, etching the first directional silicon nitride liner overlying the temporary gate structure and the temporary gate material to form a trench between the spacer structures, while leaving the directional silicon nitride liner overlying the semiconductor substrate in place, and forming a replacement metal gate structure in the trench. An integrated circuit includes a replacement metal gate structure overlying a semiconductor substrate, a silicide region overlying the semiconductor substrate and positioned adjacent the replacement gate structure; a directional silicon nitride liner overlying a portion of the replacement gate structure; and a contact plug in electrical communication with the silicide region.
    • 一种用于制造集成电路的方法包括在半导体衬底上形成临时栅极结构。 临时栅极结构包括设置在两个间隔结构之间的临时栅极材料。 该方法还包括形成覆盖临时栅极结构和半导体衬底的第一定向硅氮化物衬垫,蚀刻覆盖临时栅极结构的第一定向氮化硅衬底和临时栅极材料,以在间隔物结构之间形成沟槽,同时留下 定向氮化硅衬垫覆盖半导体衬底就位,并在沟槽中形成置换金属栅极结构。 集成电路包括覆盖半导体衬底的替代金属栅极结构,覆盖半导体衬底并邻近置换栅结构定位的硅化物区; 覆盖所述替代栅极结构的一部分的定向氮化硅衬垫; 以及与硅化物区域电连通的接触插塞。
    • 8. 发明授权
    • Methods of forming CMOS semiconductor devices
    • 形成CMOS半导体器件的方法
    • US08551843B1
    • 2013-10-08
    • US13465486
    • 2012-05-07
    • Xiuyu CaiRuilong Xie
    • Xiuyu CaiRuilong Xie
    • H01L21/336
    • H01L21/823807H01L21/28123H01L21/823814H01L21/823864H01L21/823878H01L29/66545H01L29/66636H01L29/78
    • One method disclosed herein includes forming first, second and third gate stacks, wherein one of the gate stacks is an isolation stack positioned above an isolation structure and each of the gate stacks is comprised of three layers of hard mask material positioned above a layer of gate electrode material. The method also involves forming sidewall spacers proximate the second gate stack while the first and isolation gate stacks are masked, forming sidewall spacers proximate the first gate stack while the second and isolation gate stacks are masked, forming a polish stop layer between the plurality of gate stacks, performing another etching process on an etch stop layer, a layer of spacer material, and the second layer of hard mask material positioned above or proximate the isolation gate stack and performing a chemical mechanical polishing process to remove material positioned above an upper surface of the polish stop layer.
    • 本文公开的一种方法包括形成第一,第二和第三栅极堆叠,其中栅极堆叠中的一个是位于隔离结构上方的隔离堆叠,并且每个栅极堆叠由位于栅极层上方的三层硬掩模材料构成 电极材料。 该方法还涉及在第一和隔离栅极堆叠被掩蔽的同时形成靠近第二栅极堆叠的侧壁间隔物,在第二和隔离栅极叠层被掩蔽的同时形成靠近第一栅极堆叠的侧壁间隔,在多个栅极之间形成抛光停止层 堆叠,在蚀刻停止层上执行另一蚀刻工艺,间隔物材料层,以及位于隔离栅极堆叠上方或附近的第二层硬掩模材料,并执行化学机械抛光工艺,以去除位于 抛光止蚀层。
    • 9. 发明申请
    • Methods of Forming Isolation Structures on FinFET Semiconductor Devices
    • 在FinFET半导体器件上形成隔离结构的方法
    • US20130161729A1
    • 2013-06-27
    • US13332676
    • 2011-12-21
    • Ruilong Xie
    • Ruilong Xie
    • H01L29/78H01L21/762
    • H01L27/0886H01L21/76224H01L29/0653H01L29/66795H01L29/7851
    • One illustrative method disclosed herein includes performing at least one etching process on a semiconducting substrate to form a plurality of trenches and a plurality of fins for the FinFET device in the substrate, forming a first layer of insulating material in the trenches, wherein an upper surface of the first layer of insulating material is below an upper surface of the substrate, forming an isolation layer within the trenches above the first layer of insulating material, wherein the isolation layer has an upper surface that is below the upper surface of the substrate, forming a second layer of insulating material above the isolation layer, wherein the second layer of insulating material has an upper surface that is below the upper surface of the substrate, and forming a gate electrode structure above the second layer of insulating material.
    • 本文公开的一种说明性方法包括在半导体衬底上执行至少一个蚀刻工艺,以在衬底中形成用于FinFET器件的多个沟槽和多个鳍片,在沟槽中形成第一绝缘材料层,其中上表面 所述第一绝缘材料层在所述衬底的上表面下方,在所述第一绝缘材料层之上的沟槽内形成隔离层,其中所述隔离层具有位于所述衬底的上表面下方的上表面,形成 隔离层上方的第二层绝缘材料,其中所述第二绝缘材料层具有位于所述衬底的上表面下方的上表面,以及在所述第二绝缘材料层之上形成栅电极结构。