会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Domino logic circuits and pipelined domino logic circuits
    • 多米诺逻辑电路和流水线多米诺逻辑电路
    • US08542033B2
    • 2013-09-24
    • US13234811
    • 2011-09-16
    • Hyoung-Wook LeeGun-Ok JungSuhwan KimAh-Reum KimRahul Singh
    • Hyoung-Wook LeeGun-Ok JungSuhwan KimAh-Reum KimRahul Singh
    • H03K19/00
    • H03K19/0966
    • A domino logic circuit includes a first evaluation unit, a second evaluation unit and an output unit. The first evaluation unit precharges a first dynamic node, discharges a footer node in a first phase of a clock signal, and evaluates a plurality of input signals to determine a logic level of the first dynamic node in a second phase of the clock signal. The second evaluation unit precharges a second dynamic node in the first phase of the clock signal, and determines a logic level of the second dynamic node in response to a logic level of the footer node in the second phase of the clock signal. The output unit provides an output signal having a logic level according to levels of a first voltage of the first dynamic node and a second voltage of the second dynamic node.
    • 多米诺逻辑电路包括第一评估单元,第二评估单元和输出单元。 第一评估单元对第一动态节点进行预充电,在时钟信号的第一阶段放电页脚节点,并且评估多个输入信号以在时钟信号的第二阶段中确定第一动态节点的逻辑电平。 第二评估单元在时钟信号的第一阶段中对第二动态节点进行预充电,并且响应于时钟信号的第二阶段中的页脚节点的逻辑电平来确定第二动态节点的逻辑电平。 输出单元提供具有根据第一动态节点的第一电压的电平和第二动态节点的第二电压的逻辑电平的输出信号。
    • 8. 发明授权
    • Clock skew controller and integrated circuit including the same
    • 时钟偏移控制器和集成电路包括相同的
    • US07971088B2
    • 2011-06-28
    • US12071635
    • 2008-02-25
    • Gun-Ok JungChung-Hee Kim
    • Gun-Ok JungChung-Hee Kim
    • G06F1/04
    • G06F1/10H03K5/133H03K5/15013
    • A clock skew controller for adjusting a skew between a first clock, which is input to a first clock mesh, and a second clock mesh input to a second clock mesh, includes a pulse generator adapted to output a pulse signal corresponding to a delay time between a first output clock output from the first clock mesh and a second output clock output from the second clock mesh, a pulse width detector adapted to generate a digital signal corresponding to a pulse width of the pulse signal, and a clock delay adjuster adapted to delay one of the first and second clocks by a time corresponding to the digital signal.
    • 用于调整输入到第一时钟网格的第一时钟与第二时钟网格的第二时钟网格输入之间的偏斜的时钟偏移控制器包括脉冲发生器,其适于输出对应于延迟时间之间的脉冲信号 从第一时钟网格输出的第一输出时钟和从第二时钟网格输出的第二输出时钟,适于产生对应于脉冲信号的脉冲宽度的数字信号的脉冲宽度检测器,以及适于延迟的时钟延迟调整器 第一和第二时钟之一对应于数字信号。
    • 10. 发明授权
    • Frequency multiplier capable of adjusting duty cycle of a clock and method used therein
    • 能够调整时钟占空比的频率倍增器及其中使用的方法
    • US07180340B2
    • 2007-02-20
    • US10655024
    • 2003-09-05
    • Gun-Ok JungSung-Bae Park
    • Gun-Ok JungSung-Bae Park
    • H03B19/00
    • H03K5/00006G06F7/68H03K5/1565H03L7/0814
    • Provided is a frequency multiplier including a delay circuit, an XOR gate, and a control circuit and a method of operating such a frequency multiplier to adjust the duty cycle of a clock signal. During operation of the frequency multiplier the delay circuit receives a first clock signal and generates a delayed clock signal. The XOR gate receives the first clock signal and the delayed clock signal, performs an XOR operation on the received signals and outputs a second clock signal that has a frequency that is a multiple of the first clock signal. The control circuit monitors the phase difference between the first clock signal and the delayed clock signal and outputs a control signal corresponding to the detected phase difference to the delay circuit to adjust the time delay applied to the first clock signal by the delay circuit.
    • 提供了包括延迟电路,异或门和控制电路的倍频器,以及操作这种倍频器以调整时钟信号的占空比的方法。 在倍频器的操作期间,延迟电路接收第一时钟信号并产生延迟的时钟信号。 异或门接收第一时钟信号和延迟的时钟信号,对接收的信号执行异或运算,并输出具有第一时钟信号倍数的频率的第二时钟信号。 控制电路监视第一时钟信号和延迟的时钟信号之间的相位差,并将对应于检测到的相位差的控制信号输出到延迟电路,以通过延迟电路调整施加到第一时钟信号的时间延迟。