会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method and system for reading from memory cells in a memory device
    • 用于从存储器件中的存储单元读取的方法和系统
    • US08331166B2
    • 2012-12-11
    • US13036030
    • 2011-02-28
    • Cyrille DrayAlexandre Ney
    • Cyrille DrayAlexandre Ney
    • G11C5/14
    • G11C7/02G11C7/08G11C7/14G11C2207/002
    • A method and a system for reading from memory cells in a memory device are provided. In one embodiment, the memory device comprises a first plurality of data lines and a second plurality of data lines, at least one first multiplexer coupled to the first plurality of data lines and at least one low reference line, at least one second multiplexer coupled to the second plurality of data lines and at least one high reference line, at least one third multiplexer coupled to the at least one first multiplexer and the at least one second multiplexer, and a reference memory cell coupled to the at least one third multiplexer and at least one sense amplifier.
    • 提供了一种用于从存储器件中的存储单元读取的方法和系统。 在一个实施例中,存储器设备包括第一多个数据线和第二多个数据线,耦合到第一多个数据线和至少一个低参考线的至少一个第一多路复用器,耦合到 所述第二多个数据线和至少一个高参考线,耦合到所述至少一个第一多路复用器和所述至少一个第二多路复用器的至少一个第三多路复用器,以及耦合到所述至少一个第三多路复用器的参考存储器单元, 至少一个读出放大器。
    • 5. 发明申请
    • Integrated circuit and method of detecting a signal edge transition
    • 检测信号边沿转换的集成电路和方法
    • US20080290899A1
    • 2008-11-27
    • US11805305
    • 2007-05-23
    • Cyrille Dray
    • Cyrille Dray
    • H03K19/0175G11C8/00
    • G11C7/22G11C7/222G11C8/18H03K5/1534
    • The invention relates to an edge transition detector, and a method of operating an edge transition detector. An integrated circuit includes an edge transition detector for producing an output signal at an output node in response to an input signal. The edge transition detector includes a switch coupled to the output node. The edge transition detector includes a logic device with a first input coupled to the input node and an output coupled to a control terminal of the switch to enable the switch to conduct, thereby effecting a transition of the output signal from a first logic level to a second logic level in response to the input signal. A feedback path is provided from the output node to a second input of the logic device to disable switch conductivity when the output signal completes the logic transition from the first logic level to the second logic level.
    • 本发明涉及一种边缘转换检测器,以及一种操作边缘转换检测器的方法。 集成电路包括用于响应于输入信号在输出节点产生输出信号的边沿转换检测器。 边缘转换检测器包括耦合到输出节点的开关。 边缘跃迁检测器包括具有耦合到输入节点的第一输入和耦合到开关的控制端的输出的逻辑器件,以使开关能导通,从而实现输出信号从第一逻辑电平到 响应于输入信号的第二逻辑电平。 当输出信号完成从第一逻辑电平到第二逻辑电平的逻辑转换时,反馈路径从输出节点提供给逻辑器件的第二输入,以禁止开关电导率。
    • 6. 发明授权
    • Magnetic random access memory array having bit/word lines for shared write select and read operations
    • 具有用于共享写入选择和读取操作的位/字线的磁性随机存取存储器阵列
    • US07372728B2
    • 2008-05-13
    • US11738987
    • 2007-04-23
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • G11C11/14
    • G11C11/15
    • A random access memory array includes random access memory elements arranged in a rows and columns. The elements of each row have a word line and a write digit line and the elements of each column have a bit line and a write bit line. A first selection circuit/transistor for each row has a first source-drain path coupled in the write digit line and a gate terminal coupled to the word line. A second selection circuit/transistor for each column has a second source-drain path coupling in the write bit line and a gate terminal coupled to the bit line. A first write signal is applied to one word line to actuate the first selection circuit/transistor for the row corresponding to that one word line and cause a write current to flow through the first source-drain path of the actuated first selection circuit/transistor and the corresponding write digit line to write data into certain memory elements in that row. A second write signal is applied to one bit line to actuate the second selection circuit/transistor for the column corresponding to that one bit line and cause a write current to flow through the second source-drain path of the actuated second selection circuit/transistor and the corresponding write bit line to write data into at least one memory element in that column.
    • 随机存取存储器阵列包括排列成行和列的随机存取存储器元件。 每行的元素具有字线和写数字线,并且每列的元素具有位线和写位线。 用于每行的第一选择电路/晶体管具有耦合在写入数字线中的第一源极 - 漏极通路和耦合到字线的栅极端子。 用于每列的第二选择电路/晶体管具有在写位线中耦合的第二源 - 漏路径和耦合到位线的栅极端。 第一写入信号被施加到一个字线以激活对应于该一条字线的行的第一选择电路/晶体管,并且使得写入电流流过被激活的第一选择电路/晶体管的第一源极 - 漏极路径,并且 相应的写数字行将数据写入该行中的某些存储器元素。 第二写入信号被施加到一个位线以启动与该一个位线相对应的列的第二选择电路/晶体管,并且使得写入电流流过被致动的第二选择电路/晶体管的第二源极 - 漏极通路,并且 相应的写位线将数据写入该列中的至少一个存储器元件。
    • 7. 发明授权
    • Switch arrangement for switching a node between different voltages without generating combinational currents
    • 用于在不同电压之间切换节点而不产生组合电流的开关装置
    • US07110315B2
    • 2006-09-19
    • US10929359
    • 2004-08-27
    • Cyrille Dray
    • Cyrille Dray
    • G11C7/00G11C8/00
    • G11C16/12
    • A switch arrangement for switching a node between three supply voltages based on two control signals. The switch arrangement includes three circuits for connecting an output node with one of three nodes, each of which is set to a different voltage. The switch arrangement is controlled by six control signals that establish mutually exclusive switching modes and avoid combinational currents. The switch arrangement is also designed to allow the use of MOS transistors having a low nominal voltage, with a value that is lower than the highest voltage to be switched. The switch arrangement is particularly adapted to supply power to non-volatile memory cells.
    • 一种用于基于两个控制信号在三个电源电压之间切换节点的开关装置。 开关装置包括用于将输出节点与三个节点之一连接的三个电路,每个节点被设置为不同的电压。 开关布置由六个控制信号控制,这些控制信号建立互斥开关模式并避免组合电流。 开关装置还被设计为允许使用具有低额定电压的MOS晶体管,其值低于要切换的最高电压。 开关装置特别适于向非易失性存储单元供电。