会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Magnetic random access memory array having bit/word lines for shared write select and read operations
    • 具有用于共享写入选择和读取操作的位/字线的磁性随机存取存储器阵列
    • US07209383B2
    • 2007-04-24
    • US11159858
    • 2005-06-23
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • G11C11/14
    • G11C7/18G11C7/12G11C11/15G11C11/16
    • A random access memory array includes random access memory elements arranged in a rows and columns. The elements of each row have a word line and a write digit line and the elements of each column have a bit line and a write bit line. A first selection circuit/transistor for each row has a first source-drain path coupled in the write digit line and a gate terminal coupled to the word line. A second selection circuit/transistor for each column has a second source-drain path coupling in the write bit line and a gate terminal coupled to the bit line. A first write signal is applied to one word line to actuate the first selection circuit/transistor for the row corresponding to that one word line and cause a write current to flow through the first source-drain path of the actuated first selection circuit/transistor and the corresponding write digit line to write data into certain memory elements in that row. A second write signal is applied to one bit line to actuate the second selection circuit/transistor for the column corresponding to that one bit line and cause a write current to flow through the second source-drain path of the actuated second selection circuit/transistor and the corresponding write bit line to write data into at least one memory element in that column.
    • 随机存取存储器阵列包括排列成行和列的随机存取存储器元件。 每行的元素具有字线和写数字线,并且每列的元素具有位线和写位线。 用于每行的第一选择电路/晶体管具有耦合在写入数字线中的第一源极 - 漏极通路和耦合到字线的栅极端子。 用于每列的第二选择电路/晶体管具有在写位线中耦合的第二源 - 漏路径和耦合到位线的栅极端。 第一写入信号被施加到一个字线以激活对应于该一条字线的行的第一选择电路/晶体管,并且使得写入电流流过被激活的第一选择电路/晶体管的第一源极 - 漏极路径,并且 相应的写数字行将数据写入该行中的某些存储器元素。 第二写入信号被施加到一个位线以启动与该一个位线相对应的列的第二选择电路/晶体管,并且使得写入电流流过被致动的第二选择电路/晶体管的第二源极 - 漏极通路,并且 相应的写位线将数据写入该列中的至少一个存储器元件。
    • 3. 发明授权
    • Circuit and method for measuring the performance parameters of transistors
    • 用于测量晶体管性能参数的电路和方法
    • US08044728B2
    • 2011-10-25
    • US12543162
    • 2009-08-18
    • Sébastien Barasinski
    • Sébastien Barasinski
    • H03K3/03G01R31/02
    • G01R31/2884H01L22/34H03K3/0315H03K5/133H03K2005/00156
    • An integrated circuit may include an inverter which may include a first transistor of a first conductivity type and a second transistor of a second conductivity type connected in parallel with the first transistor. An input of the inverter may be capable of receiving an oscillating input signal, and which may include an output of the inverter, which is connected to a capacitive device capable of being charged and discharged depending on the state of the first and second transistors being on or off. The inverter may be capable of delivering an oscillating output signal at its output. The integrated circuit may include a selector for transmitting the oscillating output signal and for masking the charging and/or discharging of the capacitive device.
    • 集成电路可以包括可以包括与第一晶体管并联连接的第一导电类型的第一晶体管和第二导电类型的第二晶体管的反相器。 反相器的输入端可以能够接收振荡输入信号,并且其可以包括反相器的输出,该反相器的输出根据第一和第二晶体管的状态被连接到能够被充放电的电容器件 或关闭。 逆变器可以在其输出端输出振荡输出信号。 集成电路可以包括用于发送振荡输出信号并用于屏蔽电容性装置的充电和/或放电的选择器。
    • 5. 发明授权
    • Magnetic random access memory array having bit/word lines for shared write select and read operations
    • 具有用于共享写入选择和读取操作的位/字线的磁性随机存取存储器阵列
    • US07372728B2
    • 2008-05-13
    • US11738987
    • 2007-04-23
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • Cyrille DrayChristophe FreyJean LasseuguetteSébastien BarasinskiRichard Fournel
    • G11C11/14
    • G11C11/15
    • A random access memory array includes random access memory elements arranged in a rows and columns. The elements of each row have a word line and a write digit line and the elements of each column have a bit line and a write bit line. A first selection circuit/transistor for each row has a first source-drain path coupled in the write digit line and a gate terminal coupled to the word line. A second selection circuit/transistor for each column has a second source-drain path coupling in the write bit line and a gate terminal coupled to the bit line. A first write signal is applied to one word line to actuate the first selection circuit/transistor for the row corresponding to that one word line and cause a write current to flow through the first source-drain path of the actuated first selection circuit/transistor and the corresponding write digit line to write data into certain memory elements in that row. A second write signal is applied to one bit line to actuate the second selection circuit/transistor for the column corresponding to that one bit line and cause a write current to flow through the second source-drain path of the actuated second selection circuit/transistor and the corresponding write bit line to write data into at least one memory element in that column.
    • 随机存取存储器阵列包括排列成行和列的随机存取存储器元件。 每行的元素具有字线和写数字线,并且每列的元素具有位线和写位线。 用于每行的第一选择电路/晶体管具有耦合在写入数字线中的第一源极 - 漏极通路和耦合到字线的栅极端子。 用于每列的第二选择电路/晶体管具有在写位线中耦合的第二源 - 漏路径和耦合到位线的栅极端。 第一写入信号被施加到一个字线以激活对应于该一条字线的行的第一选择电路/晶体管,并且使得写入电流流过被激活的第一选择电路/晶体管的第一源极 - 漏极路径,并且 相应的写数字行将数据写入该行中的某些存储器元素。 第二写入信号被施加到一个位线以启动与该一个位线相对应的列的第二选择电路/晶体管,并且使得写入电流流过被致动的第二选择电路/晶体管的第二源极 - 漏极通路,并且 相应的写位线将数据写入该列中的至少一个存储器元件。