会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 72. 发明授权
    • Method of patterning elements within a semiconductor topography
    • 半导体形貌图案化元件的方法
    • US07390750B1
    • 2008-06-24
    • US11087924
    • 2005-03-23
    • Krishnaswamy RamkumarAlain P. BlosseJames A. Hunter
    • Krishnaswamy RamkumarAlain P. BlosseJames A. Hunter
    • H01L21/302
    • H01L21/32139H01L21/0337H01L21/0338H01L21/28132
    • A method is provided which includes forming a hardmask feature adjacent to a patterned sacrificial structure of a semiconductor topography, selectively removing the patterned sacrificial structure to expose a lower layer and etching exposed portions of the lower layer in alignment with the hardmask feature. In some embodiments, forming the hardmask feature may include conformably depositing a hardmask material above the patterned sacrificial structure and lower layer as well as blanket etching the hardmask material such that upper surfaces of the patterned sacrificial structure and portions of the lower layer are exposed and portions of the hardmask material remain along sidewalls of the patterned sacrificial structure. The method may be applied to produce an exemplary semiconductor topography including a plurality of gate structures each having a width less than approximately 70 nm, wherein a variation of the widths among the plurality of gate structures is less than approximately 10%.
    • 提供了一种方法,其包括形成与半导体形貌的图案化牺牲结构相邻的硬掩模特征,选择性地去除图案化的牺牲结构以暴露下层并蚀刻与硬掩模特征对准的下层的暴露部分。 在一些实施例中,形成硬掩模特征可以包括在图案化的牺牲结构和下层之上顺应地沉积硬掩模材料,以及橡皮布蚀刻硬掩模材料,使得图案化的牺牲结构的上表面和下层的部分被暴露, 硬掩模材料保留在图案化牺牲结构的侧壁上。 该方法可以应用于产生包括多个栅极结构的示例性半导体形貌,每个栅极结构的宽度小于约70nm,其中多个栅极结构之间的宽度变化小于约10%。
    • 80. 发明授权
    • Isolation scheme based on recessed locos using a sloped Si etch and dry
field oxidation
    • 基于使用倾斜Si蚀刻和干场氧化的凹陷区域的隔离方案
    • US6033991A
    • 2000-03-07
    • US939838
    • 1997-09-29
    • Krishnaswamy RamkumarPamela TrammelSharmin Sadoughi
    • Krishnaswamy RamkumarPamela TrammelSharmin Sadoughi
    • H01L21/3065H01L21/311H01L21/316H01L21/762H01L21/302
    • H01L21/76202H01L21/7621H01L21/3065H01L21/31116H01L21/31662
    • A method of forming a field oxide or an isolation region in a semiconductor die. An oxidation mask layer (over an oxide layer disposed over the substrate) is patterned and subsequently etched, preferably so that the oxidation mask layer may have a nearly vertical sidewall. The oxide layer and the substrate in the isolation region are etched to form a recess in the substrate having a sloped surface with respect to the sidewall of the oxidation mask layer. A field oxide is then grown in the recess using a dry oxidizing atmosphere. The sloped sidewall of the substrate recess effectively moves the face of the exposed substrate away from the edge of the oxidation mask layer sidewall. Compared to non-sloped techniques, the oxidation appears to start with a built-in offset from the patterned etch. This leads to a reduction of oxide encroachment and less field oxide thinning. The preferred range of slopes for the substrate sidewall is from approximately 10.degree. to 40.degree. with respect to the oxidation mask layer sidewall.
    • 在半导体管芯中形成场氧化物或隔离区域的方法。 对氧化掩模层(位于衬底上方的氧化物层上方)进行构图并随后进行蚀刻,优选地使得氧化掩模层可具有几乎垂直的侧壁。 蚀刻隔离区域中的氧化物层和衬底,以在衬底中形成相对于氧化掩模层的侧壁具有倾斜表面的凹部。 然后使用干燥的氧化气氛将场氧化物生长在凹槽中。 衬底凹槽的倾斜侧壁有效地将暴露的衬底的表面远离氧化掩模层侧壁的边缘移动。 与非倾斜技术相比,氧化似乎从图案化蚀刻的内置偏移开始。 这导致氧化物侵蚀减少和较少的场氧化物稀化。 衬底侧壁的斜率的优选范围相对于氧化掩模层侧壁约为10°至40°。