会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明授权
    • Non-volatile memory devices and methods of manufacturing the same
    • 非易失性存储器件及其制造方法
    • US07564094B2
    • 2009-07-21
    • US12004985
    • 2007-12-21
    • Dong-Hyun KimChang-Jin Kang
    • Dong-Hyun KimChang-Jin Kang
    • H01L21/8238
    • H01L21/28282
    • Non-volatile memory devices include a tunnel insulating layer on a channel region of a substrate, a charge-trapping layer pattern on the tunnel insulating layer and a first blocking layer pattern on the charge-trapping layer pattern. Second blocking layer patterns are on the tunnel insulating layer proximate sidewalls of the charge-trapping layer pattern. The second blocking layer patterns are configured to limit lateral diffusion of electrons trapped in the charge-trapping layer pattern. A gate electrode is on the first blocking layer pattern. The second blocking layer patterns may prevent lateral diffusion of the electrons trapped in the charge-trapping layer pattern.
    • 非易失性存储器件包括在衬底的沟道区上的隧道绝缘层,隧道绝缘层上的电荷俘获层图案和电荷俘获层图案上的第一阻挡层图案。 第二阻挡层图案位于邻近电荷俘获层图案侧壁的隧道绝缘层上。 第二阻挡层图案被配置为限制捕获在电荷俘获层图案中的电子的横向扩散。 栅电极位于第一阻挡层图案上。 第二阻挡层图案可以防止捕获在电荷俘获层图案中的电子的横向扩散。
    • 42. 发明申请
    • METHOD OF FABRICATING A SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    • 制造半导体集成电路器件的方法
    • US20080057733A1
    • 2008-03-06
    • US11847223
    • 2007-08-29
    • Seung-Pil CHUNGDong-Chan KIMChang-Jin KANGHeung-Sik PARK
    • Seung-Pil CHUNGDong-Chan KIMChang-Jin KANGHeung-Sik PARK
    • H01L21/31
    • H01L21/0332H01L21/0337H01L21/3081H01L21/3086
    • Methods of fabricating a semiconductor integrated circuit device are disclosed. The methods of fabricating a semiconductor integrated circuit device include forming a hard mask layer on a base layer, forming a line sacrificial hard mask layer on the hard mask layer in a first direction, coating a high molecular organic material layer on the line sacrificial hard mask layer pattern, patterning the high molecular organic material layer and the line sacrificial hard mask layer pattern in a second direction, forming a matrix sacrificial hard mask layer pattern, forming a hard mask layer pattern by patterning the hard mask layer with the matrix sacrificial hard mask layer pattern as an etching mask and forming a lower pattern by patterning the base layer using the hard mask layer pattern as an etch mask. The method according to the invention is simpler and less expensive than conventional methods.
    • 公开了制造半导体集成电路器件的方法。 制造半导体集成电路器件的方法包括在基底层上形成硬掩模层,在第一方向上在硬掩模层上形成线牺牲硬掩模层,在牺牲硬掩模上涂覆高分子有机材料层 层状图案,在第二方向上图案化高分子有机材料层和线牺牲硬掩模层图案,形成矩阵牺牲硬掩模层图案,通过用基体牺牲硬掩模图案化硬掩模层形成硬掩模层图案 层图案作为蚀刻掩模,并且通过使用硬掩模层图案作为蚀刻掩模对基底层进行图案化来形成下图案。 根据本发明的方法比常规方法更简单和便宜。
    • 46. 发明授权
    • Semiconductor device having self-aligned contact plug and method for fabricating the same
    • 具有自对准接触插塞的半导体器件及其制造方法
    • US06875690B2
    • 2005-04-05
    • US10625027
    • 2003-07-22
    • Myeong-Cheol KimChang-Jin KangKyeong-Koo ChiSeung-Young Son
    • Myeong-Cheol KimChang-Jin KangKyeong-Koo ChiSeung-Young Son
    • H01L21/28H01L21/60H01L21/8242H01L23/522H01L27/108H01L21/44
    • H01L21/76831H01L21/76897H01L23/5226H01L27/10814H01L27/10855H01L2924/0002H01L2924/00
    • Provided are a semiconductor device having a self-aligned contact plug and a method of fabricating the semiconductor device. The semiconductor device includes conductive patterns, a first interlayer insulating layer, a first spacer, a second interlayer insulating layer, and a contact plug. In each conductive pattern, a conductive layer and a capping layer are sequentially deposited on an insulating layer over a semiconductor substrate. The first interlayer insulating layer fills spaces between the conductive patterns and has a height such that when the first interlayer insulating layer is placed on the insulating layer, the first interlayer insulating layer is lower than a top surface of the capping layer but higher than a top surface of the conductive layer. The first spacer surrounds the outer surface of the capping layer on the first interlayer insulating layer. The second interlayer insulating layer covers the first interlayer insulating layer, the capping layer, and the first spacer and has a planarized top surface. The contact plug passes through the second interlayer insulating layer, the first interlayer insulating layer, and the insulating layer between the conductive patterns, is electrically connected to the semiconductor substrate, has an outerwall surrounded by a second spacer, and is self-aligned with the capping layer.
    • 提供一种具有自对准接触插塞的半导体器件和制造半导体器件的方法。 半导体器件包括导电图案,第一层间绝缘层,第一间隔物,第二层间绝缘层和接触塞。 在每个导电图案中,导电层和覆盖层依次沉积在半导体衬底上的绝缘层上。 第一层间绝缘层填充导电图案之间的空间,并且具有这样的高度,使得当第一层间绝缘层放置在绝缘层上时,第一层间绝缘层低于封盖层的顶表面,但高于顶部 导电层的表面。 第一间隔件包围第一层间绝缘层上的覆盖层的外表面。 第二层间绝缘层覆盖第一层间绝缘层,覆盖层和第一间隔物,并且具有平坦化的顶表面。 接触插塞穿过第二层间绝缘层,第一层间绝缘层和导电图案之间的绝缘层电连接到半导体衬底,具有由第二间隔物包围的外壁,并且与 盖层
    • 48. 发明授权
    • Methods of etching platinum group metal film and forming lower electrode of capacitor
    • 蚀刻铂族金属膜并形成电容器的下电极的方法
    • US06169009A
    • 2001-01-02
    • US09203337
    • 1998-12-02
    • Byong-sun JuHyoun-woo KimChang-jin KangJoo-tae MoonByeong-yun Nam
    • Byong-sun JuHyoun-woo KimChang-jin KangJoo-tae MoonByeong-yun Nam
    • H01L2120
    • C23F4/00H01L21/32136H01L28/60
    • A method of etching a platinum group metal film uses a gas mixture containing argon (Ar), oxygen (O2) and halogen gases and a method of forming a lower electrode of a capacitor uses the etching method. The gas mixture contains O2, Ar, and a third component, preferably a halogen, e.g., chlorine (Cl2) or hydrogen bromide (HBr). In the method of forming a lower electrode, a conductive film containing a metal belonging to a platinum (Pt) group is formed on a semiconductor substrate, a hard mask partially exposing the conductive film is then formed on the conductive film. Then, the exposed conductive film is dry-etched using the hard mask as an etching mask and a three-component gas mixture containing argon (Ar) and oxygen (O2), to form a conductive film pattern beneath the hard mask, and the hard mask is then removed.
    • 蚀刻铂族金属膜的方法使用包含氩(Ar),氧(O 2)和卤素气体的气体混合物,并且形成电容器的下电极的方法使用蚀刻方法。 气体混合物含有O 2,Ar和第三组分,优选卤素,例如氯(Cl 2)或溴化氢(HBr)。 在形成下电极的方法中,在半导体衬底上形成含有属于铂(Pt)基团的金属的导电膜,然后在导电膜上形成部分地暴露导电膜的硬掩模。 然后,使用硬掩模作为蚀刻掩模和含有氩(Ar)和氧(O 2)的三组分气体混合物来干燥暴露的导电膜,以在硬掩模下形成导电膜图案,并且硬 然后取下面具。
    • 50. 发明授权
    • Method of patterning a matrix into a substrate via multiple, line-and-space, sacrificial, hard mask layers
    • 通过多个线,空间,牺牲的硬掩模层将基体图案化成衬底的方法
    • US07618899B2
    • 2009-11-17
    • US11847223
    • 2007-08-29
    • Seung-Pil ChungDong-Chan KimChang-Jin KangHeung-Sik Park
    • Seung-Pil ChungDong-Chan KimChang-Jin KangHeung-Sik Park
    • H01L21/31H01L21/308
    • H01L21/0332H01L21/0337H01L21/3081H01L21/3086
    • Methods of fabricating a semiconductor integrated circuit device are disclosed. The methods of fabricating a semiconductor integrated circuit device include forming a hard mask layer on a base layer, forming a line sacrificial hard mask layer on the hard mask layer in a first direction, coating a high molecular organic material layer on the line sacrificial hard mask layer pattern, patterning the high molecular organic material layer and the line sacrificial hard mask layer pattern in a second direction, forming a matrix sacrificial hard mask layer pattern, forming a hard mask layer pattern by patterning the hard mask layer with the matrix sacrificial hard mask layer pattern as an etching mask and forming a lower pattern by patterning the base layer using the hard mask layer pattern as an etch mask. The method according to the invention is simpler and less expensive than conventional methods.
    • 公开了制造半导体集成电路器件的方法。 制造半导体集成电路器件的方法包括在基底层上形成硬掩模层,在第一方向上在硬掩模层上形成线牺牲硬掩模层,在牺牲硬掩模上涂覆高分子有机材料层 层状图案,在第二方向上图案化高分子有机材料层和线牺牲硬掩模层图案,形成矩阵牺牲硬掩模层图案,通过用基体牺牲硬掩模图案化硬掩模层形成硬掩模层图案 层图案作为蚀刻掩模,并且通过使用硬掩模层图案作为蚀刻掩模对基底层进行图案化来形成下图案。 根据本发明的方法比常规方法更简单和便宜。