会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 32. 发明申请
    • Method for Performing Error Correction Operations in a Memory Hub Device of a Memory Module
    • 在内存模块的内存集线器中进行纠错操作的方法
    • US20100269021A1
    • 2010-10-21
    • US11850353
    • 2007-09-05
    • Kevin C. GowerWarren E. Maule
    • Kevin C. GowerWarren E. Maule
    • H03M13/05G06F11/10
    • G06F11/10
    • A method is provided for performing error correction operations in a memory module. A memory hub device, which is integrated in the memory module, receives an access request for accessing a set of memory devices of the memory module coupled to the memory hub device. Data is transferred between a link interface of the memory hub device and the set of memory devices. Error correction logic, which is integrated in the memory hub device, performs one or more error correction operations on the data transferred between the link interface and the set of memory devices. The memory hub device transmits and receives data, via a memory channel between an external memory controller and the link interface, without any error correction code, thereby reducing an amount of bandwidth used on the memory channel.
    • 提供了一种用于在存储器模块中进行纠错操作的方法。 集成在存储器模块中的存储器集线器设备接收访问耦合到存储器集线器设备的存储器模块的一组存储器设备的访问请求。 数据在存储器集线器设备的链路接口和存储器设备组之间传送。 集成在存储器集线器装置中的纠错逻辑对在链路接口和存储器件集合之间传送的数据执行一个或多个纠错操作。 存储器集线器设备经由外部存储器控制器和链路接口之间的存储器通道发送和接收数据,而没有任何纠错码,从而减少了存储器通道上使用的带宽量。
    • 36. 发明申请
    • BIT SHADOWING IN A MEMORY SYSTEM
    • 记忆系统中的位冲突
    • US20100005345A1
    • 2010-01-07
    • US12165799
    • 2008-07-01
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • Frank D. FerraioloDaniel M. DrepsKevin C. GowerRobert J. Reese
    • G06F11/00
    • G06F11/167G06F11/073G06F11/076G06F11/1004G06F11/2007G11C5/04G11C29/02G11C29/022
    • A communication interface device, system, method, and design structure for bit shadowing in a memory system are provided. The communication interface device includes shadow selection logic to select a driver bit position as a shadowed driver value, and line drivers to transmit data for the selected driver bit position and the shadowed driver value on separate link segments of a bus. The communication interface device also includes shadow compare logic to compare a selected received value with a shadowed received value from the bus and identify a miscompare in response to a mismatch of the compare, and shadow counters to count a rate of the miscompare relative to a bus error rate over a period of time. A defective link segment is identified in response to the rate of the miscompare within a predefined threshold of the bus error rate.
    • 提供了一种用于存储器系统中的位阴影的通信接口设备,系统,方法和设计结构。 通信接口设备包括用于选择驱动器位位置作为阴影驱动器值的阴影选择逻辑,以及线驱动器,以在总线的单独链路段上传送所选择的驱动器位位置和阴影驱动器值的数据。 通信接口设备还包括阴影比较逻辑,以将所选择的接收值与来自总线的阴影接收值进行比较,并且识别响应于比较不匹配的错误比较,以及阴影计数器来计数相对于总线的误比率 错误率在一段时间内。 响应于在总线错误率的预定阈值内的错误比较的速率来识别有缺陷的链路段。
    • 37. 发明申请
    • 276-PIN BUFFERED MEMORY MODULE WITH ENHANCED MEMORY SYSTEM INTERCONNECT AND FEATURES
    • 具有增强的存储器系统的276引脚缓冲存储器模块互连和特性
    • US20100005220A1
    • 2010-01-07
    • US12166208
    • 2008-07-01
    • Karl D. LoughnerKevin C. GowerCharles A. KilmerWarren E. Maule
    • Karl D. LoughnerKevin C. GowerCharles A. KilmerWarren E. Maule
    • G06F12/06G06F12/10
    • G06F13/426
    • A memory module that includes a first group of memory devices arranged in one or more ranks and a second group of memory devices arranged in one or more ranks. The memory module also includes a first and second port, wherein the first port is operable simultaneously with and independently of the second port. The memory module further includes a first memory device bus in communication with the first port and the first group of memory devices, and a second memory device bus in communication with the second port and the second group of memory devices. The memory module further includes a hub device configured to re-drive information in a cascade interconnect system. The hub device includes logic for reading data from and writing data to the ranks of memory devices via the first and second ports and the first and second memory device buses.
    • 一种存储器模块,其包括以一个或多个等级排列的第一组存储器件和布置在一个或多个等级中的第二组存储器件。 存储器模块还包括第一和第二端口,其中第一端口可与第二端口同时且独立于第二端口操作。 存储器模块还包括与第一端口和第一组存储器设备通信的第一存储器设备总线,以及与第二端口和第二组存储器设备通信的第二存储器设备总线。 存储器模块还包括被配置为重新驱动级联互连系统中的信息的集线器设备。 集线器设备包括用于经由第一和第二端口以及第一和第二存储器设备总线从存储器设备的级别读取数据并将数据写入存储器设备的逻辑。
    • 39. 发明申请
    • DERIVING CLOCKS IN A MEMORY SYSTEM
    • 在记忆系统中传送时钟
    • US20090094476A1
    • 2009-04-09
    • US12332396
    • 2008-12-11
    • Frank D. FerraioloKevin C. GowerMartin L. Schmatz
    • Frank D. FerraioloKevin C. GowerMartin L. Schmatz
    • G06F1/00G06F1/06
    • G06F13/4234G06F13/1689
    • A computer program product and a hub device for deriving clocks in a memory system are provided. The computer program product includes a storage medium readable by a processing circuit and storing instructions for execution by the processing circuit for facilitating a method. The method includes receiving a reference oscillator clock at the hub device. The hub device is in communication with a controller channel via a controller interface and in communication with a memory device via a memory interface. A base clock operating at a base clock frequency is derived from the reference oscillator clock. A memory interface clock is derived by multiplying the base clock by a memory multiplier. A controller interface clock is derived by multiplying the base clock by a controller multiplier. The memory interface clock is applied to the memory interface and the controller interface clock is applied to the controller interface.
    • 提供了一种用于在存储器系统中导出时钟的计算机程序产品和集线器设备。 计算机程序产品包括可由处理电路读取的存储介质,并且存储由处理电路执行以便于方法的指令。 该方法包括在集线器设备处接收参考振荡器时钟。 集线器设备经由控制器接口与控制器通道通信,并且经由存储器接口与存储器设备通信。 以基准时钟频率工作的基本时钟从参考振荡器时钟导出。 通过将基本时钟乘以存储器乘法器导出存储器接口时钟。 控制器接口时钟是通过将基本时钟与控制器乘法器相乘得出的。 存储器接口时钟应用于存储器接口,控制器接口时钟应用于控制器接口。
    • 40. 发明申请
    • System for Enhancing the Memory Bandwidth Available Through a Memory Module
    • 通过内存模块提高内存带宽的系统
    • US20090063784A1
    • 2009-03-05
    • US11848309
    • 2007-08-31
    • Kevin C. GowerWarren E. Maule
    • Kevin C. GowerWarren E. Maule
    • G06F12/00
    • G06F13/4059G06F13/1684
    • A memory system is provided that enhances the memory bandwidth available through a memory module. The memory system includes a memory hub device integrated in a memory module. The memory system includes a first memory device data interface integrated in the memory hub device that communicates with a first set of memory devices integrated in the memory module. The memory system also includes a second memory device data interface integrated in the memory hub device that communicates with a second set of memory devices integrated in the memory module. In the memory system, the first set of memory devices are separate from the second set of memory devices. In the memory system, the first and second set of memory devices are communicated with by the memory hub device via the separate first and second memory device data interfaces.
    • 提供了一种存储器系统,其增强了通过存储器模块可用的存储器带宽。 存储器系统包括集成在存储器模块中的存储器集线器设备。 存储器系统包括集成在存储器集线器设备中的第一存储器设备数据接口,其与集成在存储器模块中的第一组存储器设备进行通信。 存储器系统还包括集成在存储器集线器设备中的第二存储器设备数据接口,其与集成在存储器模块中的第二组存储器设备进行通信。 在存储器系统中,第一组存储器件与第二组存储器件分开。 在存储器系统中,第一和第二组存储器设备经由独立的第一和第二存储器件数据接口由存储器集线器设备进行通信。