会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 10. 发明授权
    • Semiconductor device with reduced terminal input capacitance
    • 半导体器件具有降低的端子输入电容
    • US06934204B2
    • 2005-08-23
    • US10140196
    • 2002-05-08
    • Takashi ItouYasuhiko Tsukikawa
    • Takashi ItouYasuhiko Tsukikawa
    • G01R31/28G01R31/317G01R31/3185G11C7/00G11C11/401G11C29/00G11C29/14H04L1/22
    • G01R31/31701G11C29/1201G11C29/46
    • A P-channel MOS transistor is provided between a terminal and an SVIH detection circuit for performing test mode detection. The P-channel MOS transistor is rendered non-conductive when a potential supplied to the terminal that is used commonly for signal input during the test setting and the normal operation is a power-supply potential EXTVDD or below. The SVIH detection circuit detects that a test mode is to be set when the potential at the terminal becomes higher than a prescribed potential. During the normal operation, the terminal is disconnected from the SVIH detection circuit so that the input capacitance of the terminal can be made to be about the same as that of another input terminal, and a high speed operation becomes possible. Moreover, there is no need to take into account the parasitic capacitance of an interconnection line leading to the SVIH detection circuit.
    • 在端子和SVIH检测电路之间提供P沟道MOS晶体管,用于执行测试模式检测。 当在测试设置和正常操作期间通常用于信号输入的端子提供的电位是电源电位EXTVDD或更低时,P沟道MOS晶体管变得不导通。 SVIH检测电路检测到当端子电位变得高于规定电位时,要设置测试模式。 在正常工作期间,端子与SVIH检测电路断开,使得端子的输入电容可以与其他输入端子的输入电容大致相同,并且可以进行高速运转。 此外,不需要考虑通向SVIH检测电路的互连线的寄生电容。