会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Erasing and programming an organic memory device and method of fabricating
    • 擦除和编程有机存储器件及其制造方法
    • US06960783B2
    • 2005-11-01
    • US10436786
    • 2003-05-13
    • Zhida LanColin BillMichael A. VanBuskirk
    • Zhida LanColin BillMichael A. VanBuskirk
    • G11C11/56G11C13/02H01L35/24
    • G11C13/0014B82Y10/00G11C11/5664G11C13/0009G11C13/0016G11C2213/15G11C2213/56G11C2213/71
    • An organic memory cell made of two electrodes with a selectively conductive media between the two electrodes is disclosed. The selectively conductive media contains an organic layer and passive layer. The selectively conductive media is programmed by applying bias voltages that program a desired impedance state for a memory cell. The desired impedance state represents one or more bits of information and the memory cell does not require constant power or refresh cycles to maintain the desired impedance state. Furthermore, the selectively conductive media is read by applying a current and reading the impedance of the media in order to determine the impedance state of the memory cell. Methods of making the organic memory devices/cells, methods of using the organic memory devices/cells, and devices such as computers containing the organic memory devices/cells are also disclosed.
    • 公开了一种由在两个电极之间具有选择性导电介质的两个电极制成的有机存储单元。 选择性导电介质包含有机层和无源层。 选择性导电介质通过施加偏置电压来编程,该偏置电压为存储器单元编程期望的阻抗状态。 期望的阻抗状态表示信息的一个或多个位,并且存储单元不需要恒定的功率或刷新周期来保持所需的阻抗状态。 此外,通过施加电流并读取介质的阻抗来读取选择性导电介质,以便确定存储单元的阻抗状态。 还公开了制造有机存储器件/单元的方法,使用有机存储器件/单元的方法,以及诸如包含有机存储器件/单元的计算机的器件。
    • 8. 发明申请
    • Polymer-based transistor devices, methods, and systems
    • 基于聚合物的晶体管器件,方法和系统
    • US20060113524A1
    • 2006-06-01
    • US11000685
    • 2004-12-01
    • Colin BillMichael Van BuskirkZhida LanJohn EnnalsTzu-Ning Fang
    • Colin BillMichael Van BuskirkZhida LanJohn EnnalsTzu-Ning Fang
    • H01L29/08
    • H01L51/102H01L51/0525
    • One aspect of the present invention relates to a semiconductor transistor device with an annular gate surrounding, at least in part, a channel that conducts current between a first and second source/drain. Another aspect of the present invention relates to a semiconductor transistor device having an annular gate and containing a channel composed of a polymer material. Yet another aspect of the present invention relates to fabrication of a device utilizing a polymer channel surrounded, at least in part, by an annular gate. Still yet another aspect of the present invention relates to a system with a means to control (and/or amplify) current via an annular gate surrounding a channel which conducts current between a first and second source/drain. Still other aspects of the present invention include devices incorporating the present invention's devices, systems and methods such as computers, memory, handhelds and electronic devices.
    • 本发明的一个方面涉及一种具有环形栅极的半导体晶体管器件,该环形栅极至少部分地包围在第一和第二源极/漏极之间传导电流的沟道。 本发明的另一方面涉及一种具有环形栅极并且包含由聚合物材料构成的通道的半导体晶体管器件。 本发明的另一方面涉及使用至少部分由环形栅极包围的聚合物通道的装置的制造。 本发明的另一方面涉及一种具有通过围绕在第一和第二源极/漏极之间传导电流的沟道的环形栅极来控制(和/或放大)电流的装置的系统。 本发明的其它方面包括结合本发明的装置,诸如计算机,存储器,手持设备和电子装置的系统和方法的装置。
    • 10. 发明授权
    • Partial local self boosting for NAND
    • NAND的部分本地自增强
    • US08638609B2
    • 2014-01-28
    • US12783351
    • 2010-05-19
    • Ya-Fen LinColin BillTakao AkaogiYouseok Suh
    • Ya-Fen LinColin BillTakao AkaogiYouseok Suh
    • G11C11/34
    • G11C16/12G11C16/0483G11C16/10G11C16/3418
    • A memory system is programmed with minimal program disturb and reduced junction and channel leakage during self-boosting. Pre-charging bias signals are applied to word lines adjacent to a selected word line before a program signal is applied to the selected word line and a pass signal is applied to the remaining word lines. The pre-charging bias signals apply a pre-charge to the memory cells. The pre-charging bias signals are chosen to improve the isolation of the memory cells on word lines adjacent to the selected word line, improve self boost efficiency and reduce current leakage to prevent or reduce program disturb and/or programming errors especially in the inhibited memory cells on the selected word line.
    • 存储器系统被编程为在自增强期间具有最少的程序干扰和减少的结和通道泄漏。 在将程序信号施加到所选择的字线之前,预充电偏置信号被施加到与所选字线相邻的字线,并且将通过信号施加到剩余的字线。 预充电偏压信号将预充电施加到存储器单元。 选择预充电偏压信号以改善与所选字线相邻的字线上的存储器单元的隔离,提高自升压效率并减少电流泄漏以防止或减少程序干扰和/或编程错误,特别是在禁止的存储器 所选字线上的单元格。