会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Sidewall forming processes
    • 侧壁成型工艺
    • US07772122B2
    • 2010-08-10
    • US12233517
    • 2008-09-18
    • Peter CiriglianoHelen ZhuJi Soo KimS. M. Reza Sadjadi
    • Peter CiriglianoHelen ZhuJi Soo KimS. M. Reza Sadjadi
    • H01L21/311
    • H01L21/0337H01L21/31144H01L21/312
    • An etch layer underlying a patterned photoresist mask is provided. A plurality of sidewall forming processes are performed. Each sidewall forming process comprises depositing a protective layer on the patterned photoresist mask by performing multiple cyclical depositions. Each cyclical deposition involves at least a depositing phase for depositing a deposition layer over surfaces of the patterned photoresist mask and a profile shaping phase for shaping vertical surfaces in the deposition layer. Each sidewall forming process further comprises a breakthrough etch for selectively etching horizontal surfaces of the protective layer with respect to vertical surfaces of the protective layer. Afterwards, the etch layer is etched to form a feature having a critical dimension that is less than the critical dimension of the features in the patterned photoresist mask.
    • 提供了图案化光刻胶掩模下面的蚀刻层。 执行多个侧壁形成工序。 每个侧壁形成工艺包括通过执行多个循环沉积在图案化的光致抗蚀剂掩模上沉积保护层。 每个循环沉积涉及至少沉积阶段,用于在图案化的光致抗蚀剂掩模的表面上沉积沉积层,以及用于在沉积层中形成垂直表面的轮廓成形阶段。 每个侧壁形成工艺还包括用于相对于保护层的垂直表面选择性地蚀刻保护层的水平表面的穿透蚀刻。 之后,刻蚀蚀刻层以形成临界尺寸小于图案化光致抗蚀剂掩模中特征的临界尺寸的特征。
    • 8. 发明授权
    • Device with self aligned gaps for capacitance reduction
    • 具有自对准间隙的器件,用于降低电容
    • US07432189B2
    • 2008-10-07
    • US11291672
    • 2005-11-30
    • S. M. Reza SadjadiZhi-Song Huang
    • S. M. Reza SadjadiZhi-Song Huang
    • H01L21/4763
    • H01L21/7682H01J37/32623H01J37/32633H01J37/32642H01L21/0337H01L21/0338H01L21/31144
    • A method for reducing capacitances between semiconductor device wirings is provided. A sacrificial layer is formed over a dielectric layer. A plurality of features are etched into the sacrificial layer and dielectric layer. The features are filled with a filler material. The sacrificial layer is removed, so that parts of the filler material remain exposed above a surface of the dielectric layer, where spaces are between the exposed parts of the filler material, where the spaces are in an area formerly occupied by the sacrificial layer. Widths of the spaces between the parts of the filler material are shrunk with a shrink sidewall deposition. Gaps are etched into the dielectric layer through the shrink sidewall deposition. The filler material and shrink sidewall deposition are removed.
    • 提供了用于降低半导体器件布线之间的电容的方法。 在电介质层上形成牺牲层。 多个特征被蚀刻到牺牲层和电介质层中。 功能填充填充材料。 去除牺牲层,使得填充材料的部分保持暴露在电介质层的表面之上,其中空间位于填充材料的暴露部分之间,其中空间在先前被牺牲层占据的区域中。 填充材料部分之间的间隙的宽度随收缩侧壁沉积而收缩。 通过收缩侧壁沉积将间隙蚀刻到介电层中。 去除填充材料和收缩侧壁沉积。
    • 9. 发明授权
    • Pitch reduction
    • 节距减少
    • US07429533B2
    • 2008-09-30
    • US11432194
    • 2006-05-10
    • Zhisong HuangJeffrey MarksS. M. Reza Sadjadi
    • Zhisong HuangJeffrey MarksS. M. Reza Sadjadi
    • H01L21/311H01L21/306
    • H01L21/0337H01L21/0338H01L21/3086H01L21/3088H01L21/31144H01L21/32139
    • A method for providing features in an etch layer is provided. A sacrificial patterned layer with sacrificial features is provided over an etch layer. Conformal sidewalls are formed in the sacrificial features, comprising at least two cycles of a sidewall formation process, wherein each cycle comprises a sidewall deposition phase and a sidewall profile shaping phase. Parts of the sacrificial patterned layer between conformal sidewalls are removed leaving the conformal sidewalls with gaps between the conformal sidewalls where parts of the sacrificial patterned layer were selectively removed. Features are etched in the etch layer using the conformal sidewalls as an etch mask, wherein the features in the etch layer are etched through the gaps between the conformal sidewalls where parts of the sacrificial patterned layer were selectively removed.
    • 提供了一种用于在蚀刻层中提供特征的方法。 在蚀刻层上提供具有牺牲特征的牺牲图案层。 保形侧壁形成在牺牲特征中,包括侧壁形成工艺的至少两个循环,其中每个循环包括侧壁沉积阶段和侧壁轮廓成形阶段。 除去共形侧壁之间的牺牲图案层的部分,留下保形侧壁,其中保形侧壁之间的间隙被选择性地去除牺牲图案层的部分。 使用保形侧壁作为蚀刻掩模在蚀刻层中蚀刻特征,其中蚀刻层中的特征被蚀刻通过牺牲图案层的部分被选择性去除的共形侧壁之间的间隙。
    • 10. 发明授权
    • Self-aligned pitch reduction
    • 自对准螺距减小
    • US07390749B2
    • 2008-06-24
    • US11558238
    • 2006-11-09
    • Ji Soo KimSangheon LeeDaehan ChoiS. M. Reza Sadjadi
    • Ji Soo KimSangheon LeeDaehan ChoiS. M. Reza Sadjadi
    • H01L21/311
    • H01L21/0338H01L21/0337H01L21/31144
    • A method for providing features in an etch layer with a memory region and a peripheral region is provided. A memory patterned mask is formed over a first sacrificial layer. A first set of sacrificial layer features is etched into the first sacrificial layer and a second sacrificial layer. Features of the first set of sacrificial layer features are filled with filler material. The first sacrificial layer is removed. The spaces are shrunk with a shrink sidewall deposition. A second set of sacrificial layer features is etched into the second sacrificial layer. The filler material and shrink sidewall deposition are removed. A peripheral patterned mask is formed over the memory region and peripheral region. The second sacrificial layer is etched through the peripheral patterned mask. The peripheral patterned mask is removed. Features are etched into the etch layer from the second sacrificial layer.
    • 提供了一种用于在具有存储区域和周边区域的蚀刻层中提供特征的方法。 存储器图案化掩模形成在第一牺牲层上。 第一组牺牲层特征被蚀刻到第一牺牲层和第二牺牲层中。 第一组牺牲层特征的特征填充有填充材料。 第一牺牲层被去除。 这些空间随着收缩侧壁沉积而收缩。 第二组牺牲层特征被蚀刻到第二牺牲层中。 去除填充材料和收缩侧壁沉积。 在存储器区域和外围区域上形成周边图案化掩模。 通过外围图案化掩模蚀刻第二牺牲层。 去除周边图案掩模。 特征从第二牺牲层蚀刻到蚀刻层中。