会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Non-volatile memory device, non-volatile memory cell thereof and method of fabricating the same
    • 非易失性存储器件,其非易失性存储单元及其制造方法
    • US07759726B2
    • 2010-07-20
    • US11179294
    • 2005-07-12
    • Chao-Lun YuChao-I Wu
    • Chao-Lun YuChao-I Wu
    • H01L29/792
    • H01L29/792H01L21/28282H01L27/115H01L27/11568H01L29/4232H01L29/66833
    • The present invention disclosed a non-volatile memory device and fabricating method thereof. The structure of non-volatile memory device at least comprises a substrate, several dielectric strips, several bit lines, a dielectrically stacking multi-layer, and several word lines. The substrate has several recesses. The dielectric strips are formed on the substrate, and each of the recess is interposed between two adjacent dielectric strips. The bit lines are respectively formed on the dielectric strips. The dielectrically stacking multi-layer comprising a charge-trapping layer is disposed on the bit lines and the recesses. The word lines are formed on the dielectrically stacking multi-layer and intersecting to the bit lines. When a voltage is applied to the bit lines, a plurality of inversion regions are respectively generated on the substrate.
    • 本发明公开了一种非易失性存储器件及其制造方法。 非易失性存储器件的结构至少包括衬底,多个介质条,几个位线,介电层叠多层和多个字线。 基板有几个凹槽。 介质条形成在基板上,并且每个凹槽介于两个相邻的介质条之间。 位线分别形成在介质条上。 包含电荷捕获层的介电层叠多层设置在位线和凹部上。 字线形成在介电堆叠多层上并与位线相交。 当对位线施加电压时,在基板上分别产生多个反转区域。
    • 5. 发明申请
    • Non-volatile memory device, non-volatile memory cell thereof and method of fabricating the same
    • 非易失性存储器件,其非易失性存储单元及其制造方法
    • US20070012993A1
    • 2007-01-18
    • US11179294
    • 2005-07-12
    • Chao-Lun YuChao-I Wu
    • Chao-Lun YuChao-I Wu
    • H01L29/792
    • H01L29/792H01L21/28282H01L27/115H01L27/11568H01L29/4232H01L29/66833
    • The present invention disclosed a non-volatile memory device and fabricating method thereof. The structure of non-volatile memory device at least comprises a substrate, several dielectric strips, several bit lines, a dielectrically stacking multi-layer, and several word lines. The substrate has several recesses. The dielectric strips are formed on the substrate, and each of the recess is interposed between two adjacent dielectric strips. The bit lines are respectively formed on the dielectric strips. The dielectrically stacking multi-layer comprising a charge-trapping layer is disposed on the bit lines and the recesses. The word lines are formed on the dielectrically stacking multi-layer and intersecting to the bit lines. When a voltage is applied to the bit lines, a plurality of inversion regions are respectively generated on the substrate.
    • 本发明公开了一种非易失性存储器件及其制造方法。 非易失性存储器件的结构至少包括衬底,多个介质条,几个位线,介电层叠多层和多个字线。 基板有几个凹槽。 介质条形成在基板上,并且每个凹槽介于两个相邻的介质条之间。 位线分别形成在介质条上。 包含电荷捕获层的介电层叠多层设置在位线和凹部上。 字线形成在介电堆叠多层上并与位线相交。 当对位线施加电压时,在基板上分别产生多个反转区域。