会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • System for inspecting surface defects of a specimen and a method thereof
    • 用于检查试样的表面缺陷的系统及其方法
    • US08643833B1
    • 2014-02-04
    • US13600726
    • 2012-08-31
    • Min-Wei HungHsin-Yi TsaiKuo-Cheng HuangChun-Yao Huang
    • Min-Wei HungHsin-Yi TsaiKuo-Cheng HuangChun-Yao Huang
    • G01N21/00
    • G01N21/9501
    • An inspection system and method for inspecting the surface defects of the specimen is provided. The inspection system includes a laser focus module, a microscope objective module, an image pick-up module, and a process module. The laser focus module configured to emit laser beam on the specimen by a predetermined angle relative to a surface of the specimen, and to generate scattered light and reflected light when the laser beam irradiates on the surface defects of the specimen. The process module can calculate the real size of the defects by using the intensity information obtained from the image pick-up module and the microscope objective module or using the diameter information obtained from the reflected light image while the reflected light projects on a screen.
    • 提供了一种用于检查样品表面缺陷的检查系统和方法。 检查系统包括激光聚焦模块,显微镜物镜模块,图像拾取模块和处理模块。 所述激光聚焦模块被配置为相对于所述检体的表面在所述试样上发射预定角度的激光束,并且当所述激光束照射在所述试样的表面缺陷上时产生散射光和反射光。 处理模块可以通过使用从图像拾取模块和显微镜物镜模块获得的强度信息或使用从反射光图像获得的直径信息来计算缺陷的实际大小,同时反射光投射在屏幕上。
    • 3. 发明授权
    • Method for patterning trenches with varying dimension
    • 用于对具有不同尺寸的沟槽进行图案化的方法
    • US08361684B2
    • 2013-01-29
    • US12975120
    • 2010-12-21
    • Wen-Kuo HsiehHsin-Yi TsaiMin Cao
    • Wen-Kuo HsiehHsin-Yi TsaiMin Cao
    • G03F9/00
    • G03F7/70466G03F1/70G03F7/70433
    • Methods for patterning integrated circuit (IC) features with varying dimensions are provided. In an example, a method includes forming a first patterned radiation-sensitive resist layer over a device substrate using a first mask, wherein the first patterned radiation-sensitive resist layer includes a first portion of an IC pattern; using the patterned first radiation-sensitive resist layer as a mask to form the first portion of the IC pattern in the device substrate; forming a second patterned radiation-sensitive resist layer over the device substrate using a second mask, wherein the second patterned radiation-sensitive resist layer includes a second portion of the IC pattern; and using the patterned second radiation-sensitive resist layer as a mask to form the second portion of the IC pattern in the device substrate. The combined first and second portions of the IC pattern in the device substrate form an IC feature having a dimension greater than dimensions of the first and second portions.
    • 提供了具有不同尺寸的图案化集成电路(IC)特征的方法。 在一个示例中,一种方法包括使用第一掩模在器件衬底上形成第一图案化的辐射敏感抗蚀剂层,其中第一图案化的辐射敏感抗蚀剂层包括IC图案的第一部分; 使用图案化的第一辐射敏感抗蚀剂层作为掩模,以在器件衬底中形成IC图案的第一部分; 使用第二掩模在所述器件衬底上形成第二图案化的辐射敏感抗蚀剂层,其中所述第二图案化的辐射敏感抗蚀剂层包括所述IC图案的第二部分; 并且使用图案化的第二辐射敏感抗蚀剂层作为掩模,以在器件衬底中形成IC图案的第二部分。 装置衬底中IC图案的组合的第一和第二部分形成尺寸大于第一和第二部分的尺寸的IC特征。
    • 7. 发明授权
    • Method of forming an interconnect of a semiconductor device
    • 形成半导体器件互连的方法
    • US08404581B2
    • 2013-03-26
    • US12569146
    • 2009-09-29
    • Hsin-Yi TsaiYu-Yu Chen
    • Hsin-Yi TsaiYu-Yu Chen
    • H01L21/4763
    • H01L21/7681H01L21/31144H01L21/76813
    • A method for fabricating an integrated circuit device is provided. In one embodiment, the method includes providing a substrate. A first photolithography process is performed to define a first pattern on the substrate. The first pattern includes a first trench segment. A second photolithography process is performed which defines a second pattern on the substrate. The second pattern includes a second trench segment. The second trench segment includes an overlap area with the first trench segment. The embodiment of the method further includes etching the substrate according the first and second patterns; the etching includes forming a via hole defined by the overlap area. The first trench segment, second trench segment, and via hole may be used to form a dual damascene interconnect structure.
    • 提供一种制造集成电路器件的方法。 在一个实施例中,该方法包括提供基底。 执行第一光刻工艺以在衬底上限定第一图案。 第一图案包括第一沟槽段。 执行在衬底上限定第二图案的第二光刻工艺。 第二图案包括第二沟槽段。 第二沟槽段包括与第一沟槽段重叠的区域。 该方法的实施例还包括根据第一和第二图案蚀刻衬底; 蚀刻包括形成由重叠区域限定的通孔。 第一沟槽段,第二沟槽段和通孔可用于形成双镶嵌互连结构。