会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • METHOD OF MANUFACTURING DUAL ORIENTATION WAFERS
    • 制造双取向波的方法
    • US20060286778A1
    • 2006-12-21
    • US11160365
    • 2005-06-21
    • Brent AndersonJohn Ellis-MonaghanAlain LoiseauKirk Peterson
    • Brent AndersonJohn Ellis-MonaghanAlain LoiseauKirk Peterson
    • H01L21/20
    • H01L21/823807H01L21/823878H01L21/8252
    • Disclosed is a method of manufacturing dual orientation wafers. A trench is formed in a multi-layer wafer to a silicon substrate with a first crystalline orientation. The trench is filled with a silicon material (e.g., amorphous silicon or polysilicon trench). Isolation structures are formed to isolate the silicon material in the trench from a semiconductor layer with a second crystalline orientation. Additional isolation structures are formed within the silicon material in the trench and within the semiconductor layer. A patterned amorphization process is performed on the silicon material in the trench and followed by a recrystallization anneal such that the silicon material in the trench recrystallizes with the same crystalline orientation as the silicon substrate. The resulting structure is a semiconductor wafer with isolated semiconductor areas on the same plane having different crystalline orientations as well as isolated sections within each semiconductor area for device formation.
    • 公开了制造双取向晶片的方法。 在多层晶片中形成具有第一晶体取向的硅衬底的沟槽。 沟槽填充有硅材料(例如,非晶硅或多晶硅沟槽)。 形成隔离结构以将沟槽中的硅材料与具有第二晶体取向的半导体层隔离。 另外的隔离结构形成在沟槽内和半导体层内的硅材料内。 对沟槽中的硅材料进行图案化非晶化处理,然后进行再结晶退火,使得沟槽中的硅材料以与硅衬底相同的结晶取向重结晶。 所得到的结构是在具有不同晶体取向的同一平面上的隔离半导体区域以及用于器件形成的每个半导体区域内的隔离部分的半导体晶片。
    • 5. 发明申请
    • METHOD OF MANUFACTURING DUAL ORIENTATION WAFERS
    • 制造双取向波的方法
    • US20080096370A1
    • 2008-04-24
    • US11955436
    • 2007-12-13
    • Brent AndersonJohn Ellis-MonaghanAlain LoiseauKirk Peterson
    • Brent AndersonJohn Ellis-MonaghanAlain LoiseauKirk Peterson
    • H01L21/20
    • H01L21/823807H01L21/823878H01L21/8252
    • Disclosed is a method of manufacturing dual orientation wafers. A trench is formed in a multi-layer wafer to a silicon substrate with a first crystalline orientation. The trench is filled with a silicon material (e.g., amorphous silicon or polysilicon trench). Isolation structures are formed to isolate the silicon material in the trench from a semiconductor layer with a second crystalline orientation. Additional isolation structures are formed within the silicon material in the trench and within the semiconductor layer. A patterned amorphization process is performed on the silicon material in the trench and followed by a recrystallization anneal such that the silicon material in the trench recrystallizes with the same crystalline orientation as the silicon substrate. The resulting structure is a semiconductor wafer with isolated semiconductor areas on the same plane having different crystalline orientations as well as isolated sections within each semiconductor area for device formation.
    • 公开了制造双取向晶片的方法。 在多层晶片中形成具有第一晶体取向的硅衬底的沟槽。 沟槽填充有硅材料(例如,非晶硅或多晶硅沟槽)。 形成隔离结构以将沟槽中的硅材料与具有第二晶体取向的半导体层隔离。 另外的隔离结构形成在沟槽内和半导体层内的硅材料内。 对沟槽中的硅材料进行图案化非晶化处理,然后进行再结晶退火,使得沟槽中的硅材料以与硅衬底相同的结晶取向重结晶。 所得到的结构是在具有不同晶体取向的同一平面上的隔离半导体区域以及用于器件形成的每个半导体区域内的隔离部分的半导体晶片。
    • 8. 发明授权
    • Reconfigurable regulator and associated method
    • 可重构调节器及相关方法
    • US08253399B2
    • 2012-08-28
    • US12273055
    • 2008-11-18
    • Kirk PetersonQunying Li
    • Kirk PetersonQunying Li
    • G05F1/56G05F1/565G05F1/569G05F1/575
    • H02M3/1588H02M2001/0045Y02B70/1466
    • One embodiment of the invention includes a regulator system that includes a high-side power transistor electrically connected between a first node and a second node. The system also includes a low-side power transistor electrically connected between the second node and a third node. The high and low-side power transistors can be controlled by high and low-side control signals, respectively. A mode controller provides at least one mode control signal having a value to enable operation of the regulator system in each of a buck switching, boost switching, negative switching, and linear regulator mode. The regulator system can utilize at least one of the high-side power transistor and the low-side power transistor to operate in the selected mode depending on at least one of an input voltage and an arrangement of external circuitry that are electrically coupled to at least one of the first, second, and third nodes to provide a regulated output voltage.
    • 本发明的一个实施例包括调节器系统,其包括电连接在第一节点和第二节点之间的高侧功率晶体管。 该系统还包括电连接在第二节点和第三节点之间的低侧功率晶体管。 高低侧功率晶体管可分别由高低侧控制信号控制。 模式控制器提供至少一个具有值的模式控制信号,以便在降压切换,升压切换,负切换和线性调节器模式中的每一个中实现调节器系统的操作。 调节器系统可以利用高边功率晶体管和低侧功率晶体管中的至少一个以所选择的模式工作,这取决于至少一个输入电压和外部电路的布置中的至少一个,其至少电耦合到 第一,第二和第三节点之一,以提供稳定的输出电压。
    • 9. 发明申请
    • PROTECT DIODES FOR HYBRID-ORIENTATION SUBSTRATE STRUCTURES
    • 用于混合基底结构的保护二极管
    • US20070293025A1
    • 2007-12-20
    • US11849489
    • 2007-09-04
    • James AdkissonJeffrey GambinoAlain LoiseauKirk Peterson
    • James AdkissonJeffrey GambinoAlain LoiseauKirk Peterson
    • H01L21/04
    • H01L27/1203H01L21/823807H01L21/823878H01L21/84H01L27/0255H01L27/0922H01L27/1207H01L29/045
    • A semiconductor structure fabrication method. First, a semiconductor structure is provided including (a) a semiconductor block having a first semiconductor material doped with a first doping polarity and having a first lattice orientation, and (b) a semiconductor region on the semiconductor block, wherein the semiconductor region is physically isolated from the semiconductor block by a dielectric region, and wherein the semiconductor region includes a second semiconductor material (i) doped with a second doping polarity opposite to the first doping polarity and (ii) having a second lattice orientation different from the first lattice orientation. Next, first and second gate stacks are formed on the semiconductor block and the semiconductor region, respectively. Then, (i) first and second S/D regions are simultaneously formed in the semiconductor block on opposing sides of the first gate stack and (ii) first and second discharge prevention semiconductor regions in the semiconductor block.
    • 半导体结构制造方法。 首先,提供半导体结构,其包括:(a)具有掺杂有第一掺杂极性且具有第一晶格取向的第一半导体材料的半导体块,以及(b)半导体块上的半导体区域,其中半导体区域是物理上的 并且其中所述半导体区域包括掺杂有与所述第一掺杂极性相反的第二掺杂极性的第二半导体材料(i)和(ii)具有不同于所述第一晶格取向的第二晶格取向 。 接下来,分别在半导体块和半导体区域上形成第一和第二栅极叠层。 然后,(i)第一和第二S / D区域同时形成在半导体块中的第一栅极堆叠的相对侧上,以及(ii)半导体块中的第一和第二放电预防半导体区域。