会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • System and method for high-speed register renaming by counting
    • 通过计数高速寄存器重命名的系统和方法,使用具有飞行中每条指令的寄存器位的表
    • US06212619B1
    • 2001-04-03
    • US09075918
    • 1998-05-11
    • Sang Hoo DhongHarm Peter HofsteeKevin John NowkaJoel Abraham Silberman
    • Sang Hoo DhongHarm Peter HofsteeKevin John NowkaJoel Abraham Silberman
    • G06F1500
    • G06F9/3861G06F9/3836G06F9/384G06F9/3857
    • A superscalar computer architecture for executing instructions out-of-order, comprising a multiplicity of execution units, a plurality of registers, and a register renaming circuit which generates a list of tags corresponding to specific registers that are not in use during loading of a given instruction. A table is constructed having one bit for each register per instruction in flight. The entries in the table may be combined in a logical OR fashion to create a vector that identifies which registers are in use by instructions that are in flight. Validity bits can also be generated to indicate validity of the generated tags, wherein a generated tag is invalid only if an insufficient number of registers are available during loading of the given instruction. The execution units are preferably pipelined.
    • 一种用于执行无序指令的超标量计算机体系结构,包括多个执行单元,多个寄存器和寄存器重命名电路,该电路生成与给定的加载期间不使用的特定寄存器相对应的标签列表 指令。 在飞行中每个指令的每个寄存器构造一个表。 表中的条目可以以逻辑或或者方式组合,以创建一个向量,用于识别正在飞行中的指令使用哪些寄存器。 也可以生成有效位以指示生成的标签的有效性,其中仅当在给定指令的加载期间没有足够数量的寄存器可用时,所生成的标签才是无效的。 执行单元优选地被流水线化。
    • 5. 发明授权
    • Wire trimmed programmable logic array
    • 电线修剪可编程逻辑阵列
    • US07225422B2
    • 2007-05-29
    • US10464879
    • 2003-06-19
    • Robert John BuckiSang Hoo DhongJoel Abraham SilbermanOsamu Takahashi
    • Robert John BuckiSang Hoo DhongJoel Abraham SilbermanOsamu Takahashi
    • G06F17/50
    • G06F17/5054
    • A method of designing a logic circuit includes providing a leaf cell having at least one transistor. The leaf is suitable for use as a 1-cell or a 0-cell in the logic circuit. A first array of abutting leaf cells is tiled using at least one 1-cell and at least one 0-cell to define at least one logical expression by the relative positions of the array cells. Length optimized interconnects are added to the array. Each length optimized interconnect terminates at a last leaf cell in the array to which the interconnect makes contact. The leaf cell may be a floating leaf cell in which any pair of abutting cells are electrically isolated from one another until the length optimized interconnects are added to the design. The leaf cell array likely includes a set of rows and a set of columns in which the leaf cells in each row and the set of columns each correspond to an input of the logical expression.
    • 设计逻辑电路的方法包括提供具有至少一个晶体管的叶单元。 叶片适用于逻辑电路中的1单元或0单元。 使用至少一个1-单元和至少一个O单元来平铺第一对接叶单元阵列以通过阵列单元的相对位置限定至少一个逻辑表达式。 长度优化的互连将添加到阵列中。 每个长度优化的互连终止于互连接触到的阵列中的最后一个叶单元格。 叶细胞可以是浮叶细胞,其中任何一对邻接细胞彼此电隔离,直到长度优化的互连被添加到设计中。 叶单元阵列可能包括一组行和一组列,其中每行中的叶单元和列组各自对应于逻辑表达式的输入。
    • 7. 发明授权
    • Unified local clock buffer structures
    • 统一本地时钟缓冲结构
    • US06825695B1
    • 2004-11-30
    • US10455170
    • 2003-06-05
    • Sang Hoo DhongJoel Abraham SilbermanOsamu TakahashiJames Douglas WarnockDieter Wendel
    • Sang Hoo DhongJoel Abraham SilbermanOsamu TakahashiJames Douglas WarnockDieter Wendel
    • H03K19096
    • G06F1/10
    • Several local clock buffers are disclosed, each including an input section and an output section. The input sections are substantially identical, and include control logic and gating logic. The control logic produces a gating signal dependent upon multiple control signals and a time-delayed global clock signal. The gating logic produces an intermediate clock signal dependent upon the global clock signal and the gating signal. The output section produces at least one local clock signal dependent upon the intermediate clock signal. In one embodiment, the output section produces a first local clock signal dependent upon the intermediate clock signal and a second local clock signal dependent upon the first local clock signal. In another embodiment, the gating logic produces the intermediate clock signal dependent upon the global clock and gating signals and a feedback signal. The output section produces the feedback signal and one or more local clock signals.
    • 公开了几个本地时钟缓冲器,每个本地时钟缓冲器包括输入部分和输出部分。 输入部分基本相同,包括控制逻辑和门控逻辑。 控制逻辑产生取决于多个控制信号和时间延迟的全局时钟信号的选通信号。 门控逻辑产生取决于全局时钟信号和门控信号的中间时钟信号。 输出部分根据中间时钟信号产生至少一个本地时钟信号。 在一个实施例中,输出部分产生取决于中间时钟信号的第一本地时钟信号和取决于第一本地时钟信号的第二本地时钟信号。 在另一个实施例中,选通逻辑根据全局时钟和门控信号以及反馈信号产生中间时钟信号。 输出部分产生反馈信号和一个或多个本地时钟信号。
    • 8. 发明授权
    • Set-associative cache memory having a built-in set prediction array
    • 具有内置集预测阵列的组相关高速缓冲存储器
    • US06356990B1
    • 2002-03-12
    • US09496474
    • 2000-02-02
    • Naoaki AokiSang Hoo DhongNobuo KojimaJoel Abraham Silberman
    • Naoaki AokiSang Hoo DhongNobuo KojimaJoel Abraham Silberman
    • G06F1208
    • G06F12/1054G06F12/0864G06F2212/6082Y02D10/13
    • A set-associative cache memory having a built-in set prediction array is disclosed. The cache memory can be accessed via an effective address having a tag field, a line index field, and a byte field. The cache memory includes a directory, a memory array, a translation lookaside buffer, and a set prediction array. The memory array is associated with the directory such that each tag entry within the directory corresponds to a cache line within the memory array. In response to a cache access by an effective address, the translation lookaside buffer determines whether or not the data associated with the effective address is stored within the memory array. The set prediction array is built-in within the memory array such that an access to a line entry within the set prediction array can be performed in a same access cycle as an access to a cache line within the memory array.
    • 公开了一种具有内置设置预测阵列的组合高速缓存存储器。 可以通过具有标签字段,行索引字段和字节字段的有效地址访问高速缓冲存储器。 高速缓冲存储器包括目录,存储器阵列,翻译后备缓冲器和设置预测阵列。 存储器阵列与目录相关联,使得目录中的每个标签条目对应于存储器阵列内的高速缓存行。 响应于通过有效地址的高速缓存访​​问,转换后备缓冲器确定与有效地址相关联的数据是否存储在存储器阵列内。 集合预测阵列内置在存储器阵列内,使得可以在与存储器阵列内的高速缓存行的访问相同的访问周期中执行对集合预测阵列内的行条目的访问。