会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Integrated high-performance decoupling capacitor and heat sink
    • 集成高性能去耦电容和散热片
    • US06548338B2
    • 2003-04-15
    • US09764504
    • 2001-01-17
    • Kerry BernsteinRobert M. GeffkenWilbur D. PricerAnthony K. StamperSteven H. Voldman
    • Kerry BernsteinRobert M. GeffkenWilbur D. PricerAnthony K. StamperSteven H. Voldman
    • H01L218238
    • H01L28/40H01L23/3672H01L23/3735H01L27/0805H01L2924/0002H01L2924/10158H01L2924/00
    • A significant and very effective decoupling capacitor and heat sink combination that, in a single structure provides both a heat sink and a decoupling capacitor in close proximity to the active circuit on the chip requiring either heat sinking or decoupling capacitance or both. This is achieved by forming on a semiconductor chip, having a buried oxide layer therein, an integrated high-performance decoupling capacitor that uses a metallic deposit greater than 30 microns thick formed on the back surface of the chip and electrically connected to the active chip circuit to result in a significant and very effective decoupling capacitor and heat sink in close proximity to the active circuit on the chip requiring such decoupling capacitance and heat sinking capabilities. The decoupling capacitance can use the substrate of the chip itself as one of the capacitive plates and a formed metallic deposit as the second capacitive plate which also serves as a heat sink for the active circuit formed in the chip. The structure thus provides both a significant and effective decoupling capacitance in close proximity to the active circuit on the chip requiring such decoupling capacitance as well as providing improved heat sinking for the decoupled active circuit.
    • 一种显着且非常有效的去耦电容器和散热器组合,其在单个结构中提供散热器和去耦电容器,其紧邻芯片上的有源电路,需要散热或去耦电容或两者兼有。 这通过在其中具有掩埋氧化物层的半导体芯片上形成集成的高性能去耦电容器来实现,所述高性能去耦电容器使用形成在芯片的背面上并且电连接到有源芯片电路的大于30微米厚的金属沉积物 导致显着且非常有效的去耦电容器和散热器紧邻芯片上的有源电路,需要这种去耦电容和散热能力。 去耦电容可以使用芯片本身的衬底作为电容板之一,并且形成金属沉积物作为第二电容板,其也用作形成在芯片中的有源电路的散热器。 因此,该结构提供了重要且有效的去耦电容,其紧邻芯片上的有源电路,需要这种去耦电容,并为解耦的有源电路提供改进的散热。
    • 5. 发明授权
    • Method and apparatus for allocating data and instructions within a shared cache
    • 用于在共享缓存内分配数据和指令的方法和装置
    • US06532520B1
    • 2003-03-11
    • US09394965
    • 1999-09-10
    • Alvar A. DeanMarc R. FaucherJohn W. GoetzKenneth J. GoodnowPaul T. GutwinStephen W. MahinWilbur D. Pricer
    • Alvar A. DeanMarc R. FaucherJohn W. GoetzKenneth J. GoodnowPaul T. GutwinStephen W. MahinWilbur D. Pricer
    • G06F1200
    • G06F12/121G06F12/127G06F2212/1021G06F2212/6042
    • A method and apparatus are provided for managing cache allocation for a plurality of data types in a unified cache having dynamically allocable lines for first type data and for second type data. Cache allocation is managed by counting misses to first type data and misses to second type data in the unified cache, and by determining when a difference between a number of first type data misses and a number of second type data misses crosses a preselected threshold. A replacement algorithm of the unified cache then is adjusted in response to the detected crossing of the preselected threshold, the adjusting step including increasing a replacement priority of the first type data lines in the cache. The replacement algorithm preferably is an LRU algorithm wherein the adjusting step includes incrementing an age indication of the first type data lines. Hardware for implementing the inventive cache allocation management method comprises a miss counter configured to increment its count in response to a miss to first type data signal on a first counter input and to output a first logic state on a first counter output when the counter's count exceeds a first predetermined count. A priority adjustment circuit coupled to the first counter output increases the replacement priority of the first type data relative to the replacement priority of the second type data in response to the first logic state output by the miss counter.
    • 提供了一种方法和装置,用于管理具有用于第一类型数据和第二类型数据的动态可分配行的统一高速缓存中的多个数据类型的高速缓存分配。 高速缓存分配通过对统一高速缓存中的第一类型数据和第二类型数据的丢失进行计数,并且通过确定多个第一类型数据丢失与多个第二类型数据丢失之间的差异何时穿过预选阈值来管理高速缓存分配。 然后,响应于检测到的预选阈值的交叉,调整统一高速缓存的替换算法,该调整步骤包括增加高速缓存中的第一类型数据线的替换优先级。 替换算法优选地是LRU算法,其中调整步骤包括递增第一类型数据线的年龄指示。 用于实现本发明的高速缓存分配管理方法的硬件包括错误计数器,其配置为响应于第一计数器输入上的第一类型数据信号的未命中而增加其计数,并且当计数器的计数超过时,在第一计数器输出上输出第一逻辑状态 第一预定计数。 耦合到第一计数器输出的优先级调整电路响应于未命中计数器输出的第一逻辑状态,增加第一类型数据相对于第二类型数据的替换优先级的替换优先级。
    • 7. 发明授权
    • Integrated high-performance decoupling capacitor and heat sink
    • 集成高性能去耦电容和散热片
    • US06236103B1
    • 2001-05-22
    • US09283828
    • 1999-03-31
    • Kerry BernsteinRobert M. GeffkenWilbur D. PricerAnthony K. StamperSteven H. Voldman
    • Kerry BernsteinRobert M. GeffkenWilbur D. PricerAnthony K. StamperSteven H. Voldman
    • H01L2900
    • H01L28/40H01L23/3672H01L23/3735H01L27/0805H01L2924/0002H01L2924/10158H01L2924/00
    • A significant and very effective decoupling capacitor and heat sink combination that, in a single structure provides both a heat sink and a decoupling capacitor in close proximity to the active circuit on the chip requiring either heat sinking or decoupling capacitance or both. This is achieved by forming on a semiconductor chip, having a buried oxide layer therein, an integrated high-performance decoupling capacitor that uses a metallic deposit greater than 30 microns thick formed on the back surface of the chip and electrically connected to the active chip circuit to result in a significant and very effective decoupling capacitor and heat sink in close proximity to the active circuit on the chip requiring such decoupling capacitance and heat sinking capabilities. The decoupling capacitance can use the substrate of the chip itself as one of the capacitive plates and a formed metallic deposit as the second capacitive plate which also serves as a heat sink for the active circuit formed in the chip. The structure thus provides both a significant and effective decoupling capacitance in close proximity to the active circuit on the chip requiring such decoupling capacitance as well as providing improved heat sinking for the decoupled active circuit.
    • 一种显着且非常有效的去耦电容器和散热器组合,其在单个结构中提供散热器和去耦电容器,其紧邻芯片上的有源电路,需要散热或去耦电容或两者兼有。 这通过在其中具有掩埋氧化物层的半导体芯片上形成集成的高性能去耦电容器来实现,所述高性能去耦电容器使用形成在芯片的背面上并且电连接到有源芯片电路的大于30微米厚的金属沉积物 导致显着且非常有效的去耦电容器和散热器紧邻芯片上的有源电路,需要这种去耦电容和散热能力。 去耦电容可以使用芯片本身的衬底作为电容板之一,并且形成金属沉积物作为第二电容板,其也用作形成在芯片中的有源电路的散热器。 因此,该结构提供了重要且有效的去耦电容,其紧邻芯片上的有源电路,需要这种去耦电容,并为解耦的有源电路提供改进的散热。
    • 10. 发明授权
    • Capacitor memory with an amplified cell signal
    • 具有放大单元信号的电容器存储器
    • US4168536A
    • 1979-09-18
    • US811812
    • 1977-06-30
    • Madhukar L. JoshiWilbur D. Pricer
    • Madhukar L. JoshiWilbur D. Pricer
    • G11C11/419G11C11/403G11C11/405G11C11/42G11C11/24
    • G11C11/403
    • A memory is produced which has a series circuit including charge storage means, an impedance and switching means and an amplifier having an input connected to the series circuit at a point between the charge storage means and the impedance and an output coupled to a bit/sense line. The switching means is controlled by a pulse from a word line. The series circuit interconnects the bit/sense line and a point of reference potential. In a preferred embodiment, the switching means is a first field effect transistor having its gate electrode connected to the word line and the amplifier is a second field effect transistor having its gate electrode connected to the series circuit at a point between the charge storage means and the impedance and having one of its current carrying electrodes coupled to the bit/sense line and its other current carrying electrode coupled to a point of reference potential.
    • 产生具有串联电路的存储器,其包括电荷存储装置,阻抗和开关装置以及在电荷存储装置和阻抗之间的点处连接到串联电路的输入端和耦合到位/感测的输出的放大器 线。 开关装置由字线的脉冲控制。 串联电路将位/检测线和参考电位互连。 在优选实施例中,开关装置是其栅电极连接到字线的第一场效应晶体管,放大器是第二场效应晶体管,其栅电极连接到电荷存储装置和 该阻抗并且具有耦合到比特/感测线及其另一个载流电极的一个其载流电极耦合到参考电位点。