会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Negative charge pump circuit for electrically erasable semiconductor
memory devices
    • 用于电可擦除半导体存储器件的负电荷泵电路
    • US5754476A
    • 1998-05-19
    • US751299
    • 1996-10-31
    • Fabio Tassan CaserMarco DallaboraMarco Defendi
    • Fabio Tassan CaserMarco DallaboraMarco Defendi
    • H02M3/07G11C16/04
    • H02M3/073
    • A negative charge pump circuit having a plurality of charge pump stages. Each charge pump stage has an input node and an output node and includes a pass transistor and a first coupling capacitor. The pass transistor has a first terminal connected to the input node, a second terminal connected to the output node and a control terminal connected to an internal node of the charge pump stage. The first coupling capacitor has a first plate connected to said output node and a second plate connected to a respective clock signal. Negative voltage regulation means are provided for regulating a negative output voltage on an output node of the negative charge pump circuit to provide a fixed negative voltage value. The negative charge pump circuit includes at least one negative voltage limiting means electrically coupling said output node of the negative charge pump circuit with the internal node of the last charge pump stage of the negative charge pump circuit. The negative voltage limiting means limits the negative voltage on the internal node and on the output node of said last charge pump stage.
    • 具有多个电荷泵级的负电荷泵电路。 每个电荷泵级具有输入节点和输出节点,并且包括传输晶体管和第一耦合电容器。 传输晶体管具有连接到输入节点的第一端子,连接到输出节点的第二端子和连接到电荷泵级的内部节点的控制端子。 第一耦合电容器具有连接到所述输出节点的第一板和连接到相应时钟信号的第二板。 提供负电压调节装置,用于调节负电荷泵电路的输出节点上的负输出电压以提供固定的负电压值。 负电荷泵电路包括将负电荷泵电路的所述输出节点与负电荷泵电路的最后电荷泵级的内部节点电耦合的至少一个负电压限制装置。 负电压限制装置限制内部节点和所述最后一个电荷泵级的输出节点上的负电压。
    • 2. 发明授权
    • Sectorized electrically erasable and programmable non-volatile memory
device with redundancy
    • 具有冗余性的扇区式电可擦除和可编程非易失性存储器件
    • US5854764A
    • 1998-12-29
    • US821804
    • 1997-03-21
    • Corrado VillaMarco DallaboraFabio Tassan Caser
    • Corrado VillaMarco DallaboraFabio Tassan Caser
    • G11C16/06G11C29/00G11C29/04G11C15/00G11C13/00
    • G11C29/82
    • A sectorized electrically erasable and programmable non-volatile memory device comprises: a plurality of individually-addressable memory sectors, each memory sector comprising an array of memory cells arranged in rows and columns; redundancy columns of redundancy memory cells for replacing defective columns of memory cells; and a redundancy control circuit for storing addresses of the defective columns and activating respective redundancy columns when said defective columns are addressed. Each memory sector comprises at least one respective redundancy column. The redundancy control circuit comprises at least one memory means comprising individually addressable memory locations each one associated with a respective memory sector for storing, individually for each memory sector, addresses of a defective column belonging to the memory sector, and an address recognition means associated with said memory means for recognizing if a current address supplied to the memory device coincides with a defective column address stored in an addressed one of said memory locations associated with a currently addressed memory sector.
    • 扇区化的电可擦除和可编程的非易失性存储器设备包括:多个可单独寻址的存储器扇区,每个存储器扇区包括以行和列布置的存储器单元的阵列; 用于替换存储器单元的有缺陷的列的冗余存储单元的冗余列; 以及冗余控制电路,用于存储所述缺陷列的地址,并且当所述缺陷列被寻址时激活相应的冗余列。 每个存储器扇区包括至少一个相应的冗余列。 冗余控制电路包括至少一个存储器装置,其包括单独可寻址的存储器位置,每个存储器位置与相应的存储器扇区相关联,每个存储器单元分别存储针对每个存储器扇区的属于存储器扇区的缺陷列的地址,以及与 所述存储器装置用于识别提供给存储器件的当前地址是否与存储在与当前寻址的存储器扇区相关联的所述存储器位置中的所寻址的一个存储器中的有缺陷的列地址一致。
    • 4. 发明授权
    • Electrically erasable and programmable non-volatile memory device with
testable redundancy circuits
    • 具有可测试冗余电路的电可擦除和可编程非易失性存储器件
    • US5999450A
    • 1999-12-07
    • US853756
    • 1997-05-08
    • Marco DallaboraCorrado VillaMarco Defendi
    • Marco DallaboraCorrado VillaMarco Defendi
    • G11C16/06G11C29/02G11C29/04G11C29/24G11C29/44
    • G11C29/24G11C29/02G11C29/44
    • An electrically erasable and programmable non-volatile memory device comprises at least one memory sector comprising an array of memory cells arranged in rows and first-level columns, the first-level columns being grouped together in groups of first-level columns each coupled to a respective second-level column, first-level selection means for selectively coupling one first-level column for each group to the respective second-level column, second-level selection means for selecting one of the second-level columns, first direct memory access test means activatable in a first test mode for directly coupling a selected memory cell of the array to a respective output terminal of the memory device, redundancy columns of redundancy memory cells for replacing defective columns of memory cells, and a redundancy control circuit comprising defective-address storage means for storing addresses of the defective columns and activating respective redundancy columns when the defective columns are addressed. The redundancy control circuit comprises second direct memory access test means activatable in a second test mode together with the first direct memory access test means for directly coupling memory elements of the defective-address storage means to respective second-level columns of the array, whereby the memory elements of the defective-address storage means can be directly coupled to output terminals of the memory device.
    • 电可擦除和可编程的非易失性存储器件包括至少一个存储器扇区,其包括排列成行和第一级列的存储器单元的阵列,所述第一级列按第一级列分组在一起,每一列耦合到 相应的第二级列,用于将每个组的一个第一级列选择性地耦合到相应的第二级列的第一级选择装置,用于选择第二级列之一的第二级选择装置,第一直接存储器访问测试 意味着可以在第一测试模式中激活,用于将阵列的所选择的存储单元直接耦合到存储器件的相应输出端,冗余存储单元的冗余列用于替换存储单元的有缺陷的列,以及冗余控制电路,包括缺陷地址 存储装置,用于存储有缺陷列的地址,并在添加有缺陷列时激活相应的冗余列 退缩 冗余控制电路包括与第一直接存储器存取测试装置一起在第二测试模式下激活的第二直接存储器访问测试装置,用于将缺陷地址存储装置的存储元件直接耦合到阵列的相应第二级列,由此 缺陷地址存储装置的存储元件可以直接耦合到存储器件的输出端。
    • 7. 发明授权
    • Stacked Charge pump circuit
    • 堆叠电荷泵电路
    • US5926059A
    • 1999-07-20
    • US927391
    • 1997-08-27
    • Francesco M. BraniMauro Luigi SaliMarco Dallabora
    • Francesco M. BraniMauro Luigi SaliMarco Dallabora
    • G11C5/14H02M3/07H01J19/82
    • G11C5/145H02M3/073
    • The invention relates to a voltage multiplier such as a charge pump circuit. The circuit is realized by a plurality of cascade connected voltage gain stages, each stage comprising a first and a second cell each receiving a pair of clock phase signals and comprising a pair of MOS transistors having first and second conduction terminals and a control terminal. These transistors have their first conduction terminals connected together and to a voltage reference; while the control terminals of each transistor are connected to the second conduction terminal of the other transistor of the same cell. Moreover, the second conduction terminal of the first transistor receives a first phase signal via a first coupling capacitor, and the second conduction terminal of the second transistor receives a second phase signals via a first pumping capacitor. Third and fourth cells are provided having the same structure as the first and the second cell. The third cell is coupled to the first cell by a series connection between their corresponding coupling capacitors and their corresponding pumping capacitors, respectively. The fourth cell is coupled to the second cell by a series connection between their corresponding coupling capacitors and by their corresponding pumping capacitors, respectively.
    • 本发明涉及诸如电荷泵电路的电压倍增器。 电路由多个级联连接的电压增益级实现,每级包括第一和第二单元,每个单元接收一对时钟相位信号,并且包括一对具有第一和第二导通端子的MOS晶体管和控制端子。 这些晶体管的第一导通端子连接在一起并连接到电压基准上; 而每个晶体管的控制端子连接到同一单元的另一个晶体管的第二导电端子。 此外,第一晶体管的第二导通端子经由第一耦合电容器接收第一相位信号,并且第二晶体管的第二导通端子经由第一泵浦电容器接收第二相位信号。 提供具有与第一和第二电池相同结构的第三和第四电池。 第三单元通过其相应的耦合电容器和它们相应的泵浦电容器之间的串联连接耦合到第一单元。 第四单元通过它们对应的耦合电容器和它们相应的泵浦电容器之间的串联连接耦合到第二单元。
    • 8. 发明授权
    • Method for setting the threshold voltage of a reference memory cell
    • 用于设置参考存储单元的阈值电压的方法
    • US5784314A
    • 1998-07-21
    • US679656
    • 1996-07-12
    • Mauro SaliMarco DallaboraMarcello Carrera
    • Mauro SaliMarco DallaboraMarcello Carrera
    • G11C17/00G11C16/06G11C16/34G11C29/50G11C11/34
    • G11C16/3459G11C16/3454G11C29/028G11C29/50G06F2201/81G11C16/04G11C2029/5006
    • A method for setting the threshold voltage of a reference memory cell of a memory device is described, the reference memory cell being used as a reference current generator for generating a reference current which is compared by a sensing circuit of the memory device with currents sunk by memory cells to be sensed, belonging to a memory matrix of the memory device. The method comprises a first step in which the reference memory cell is submitted to a change in its threshold voltage, and a second step in which the threshold voltage of the reference memory cell is verified. The second step provides for performing a sensing of the reference memory cell using a memory cell with known threshold voltage belonging to the memory matrix as a reference current generator for generating a current which is compared by the sensing circuit with the current sunk by the reference memory cell.
    • 描述了一种用于设置存储器件的参考存储单元的阈值电压的方法,该参考存储器单元用作参考电流发生器,用于产生参考电流,该参考电流由存储器件的感测电路与下降的电流进行比较 要被感测的存储器单元,属于存储器件的存储器矩阵。 该方法包括第一步骤,其中参考存储器单元被提交其阈值电压的改变,以及第二步骤,其中验证参考存储单元的阈值电压。 第二步骤是使用具有属于存储器矩阵的已知阈值电压的存储单元作为参考电流发生器来执行对参考存储单元的感测,用于产生电流,该电流由感测电路与当前由参考存储器 细胞。