会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Valley sensor for an electrophoretic analyzer
    • 谷物传感器用于电泳分析仪
    • US4118781A
    • 1978-10-03
    • US800005
    • 1977-05-24
    • Donald P. BrezinskiWilliam E. Powell
    • Donald P. BrezinskiWilliam E. Powell
    • G01D1/04G01D1/12G01D5/12G01D9/28
    • G01D1/04G01D1/12G01D5/12
    • An analyzer for electrophoretic samples includes a sensor of extremities, more particularly valleys, in the output from the detector. The analysis of electrophoretic samples includes integration of the area under each of the fractions of the multicomponent output. In order to integrate each of the components, it is necessary to detect valleys in the output. The detector output is first applied to a non-linear processor such as a logarithmic amplifier and a differentiator. The logarithmic amplifier changes the shape of the output to make the detection less dependent upon relative component amplitude. A threshold comparator produces a pulse when the slope of the analyzer output, as represented by the output of the differentiator, exceeds a threshold. The threshold is changed after the detection of the first valley. Noise suppression circuitry prevents the detector from responding to closely occurring extremities in the analyzer output.
    • 用于电泳样品的分析仪包括来自检测器的输出端的四极传感器,更具体地说是谷。 电泳样品的分析包括在多组分输出的每个分数下的面积的积分。 为了集成每个组件,有必要检测输出中的谷。 检测器输出首先被应用于诸如对数放大器和微分器之类的非线性处理器。 对数放大器改变输出的形状,使得检测较少依赖于相对分量幅度。 当由微分器的输出表示的分析仪输出的斜率超过阈值时,阈值比较器产生脉冲。 在检测到第一个谷之后,阈值被改变。 噪声抑制电路可防止检测器响应分析仪输出端的紧密发生的四极。
    • 2. 发明授权
    • Low jitter timing recovery technique and device for asynchronous
transfer mode (ATM) constant bit rate (CBR) payloads
    • 低抖动定时恢复技术和异步传输模式(ATM)恒定比特率(CBR)有效载荷的设备
    • US6111878A
    • 2000-08-29
    • US963786
    • 1997-11-04
    • William E. Powell
    • William E. Powell
    • H04J3/06H04L12/56G01R31/08H04L25/36
    • H04J3/0632H04L2012/5616H04L2012/5654H04L2012/5674
    • 052440872 An existing synchronous residual time stamp (SRTS) algorithm (76, 78, 80, 82, 106, 104) is used in conjunction with adaptively filtered buffer fill information (74) to reconstruct an original constant bit rate (CBR) payload clock rate (102) for asynchronous transfer mode (ATM) CBR payloads (88, 96). The SRTS time stamp (96) is used as the primary factor used to recover the payload clock rate, but a secondary payload frequency correction factor (112) is generated by filtering (118, 120) the desynchronizer buffer fill position. This correction factor is determined as part of a feedback arrangement which adaptively (128) alters the filtering time constant based on the offset position of the buffer from its center. In this way, payload clock frequency (102) is corrected, even in the presence of loss of synchronization PRS traceability between mapping and desynchronizer nodes to keep the desynchronizer buffer from overflowing.
    • 052440872现有的同步残留时间戳(SRTS)算法(76,78,80,82,106,104)与自适应滤波的缓冲器填充信息(74)结合使用以重构原始恒定比特率(CBR)有效载荷时钟速率 (102)用于异步传输模式(ATM)CBR有效载荷(88,96)。 使用SRTS时间戳(96)作为用于恢复有效载荷时钟速率的主要因素,但是通过对(118,120)去同步器缓冲器填充位置进行滤波(118,120)来产生辅助有效载荷频率校正因子(112)。 该校正因子被确定为反馈装置的一部分,其自适应地(128)基于缓冲器从其中心的偏移位置来改变滤波时间常数。 以这种方式,即使存在映射和去同步器节点之间的同步PRS可追溯性的存在,校正了有效载荷时钟频率(102),以保持不同步缓冲器不溢出。
    • 4. 发明授权
    • Synchronized clock using a non-pullable reference oscillator
    • 同步时钟使用不可引用的参考振荡器
    • US5708687A
    • 1998-01-13
    • US674422
    • 1996-07-02
    • William E. PowellKlaus-Hartwig RiederGunter Horsch
    • William E. PowellKlaus-Hartwig RiederGunter Horsch
    • H03L7/099H03L7/18H03L7/197H03L7/23H04L7/033H03D3/24
    • H03L7/1978H03L7/0994H03L7/1806H03L7/235H04L7/0331H04L7/0334
    • Digital signal processing techniques are used to synthesize a range of output frequencies locked to a non-pullable reference oscillator, and the synthesized output frequency is used in a slave low bandwidth phase-locked loop; by increasing digital resolution in a phase accumulation register, any desired resolution of output frequencies can be generated. The range of output frequencies is synthesized in such a way as to generate only high-frequency jitter, which can be easily filtered by follow-on, low-cost, relatively high bandwidth phase-locked loops which are typically needed for frequency multiplication in a given system. The magnitude of residual jitter is easily controlled by proper choice of the non-pullable oscillator reference frequency, the output frequency range to be synthesized and various other digital factors, such as divider ratios. Improved noise performance is achieved while still maintaining a wide pulling range of the composite phase-locked loop.
    • 数字信号处理技术用于合成锁定到不可引用参考振荡器的输出频率范围,合成输出频率用于从低带宽锁相环; 通过在相位累积寄存器中增加数字分辨率,可以产生任何期望的输出频率分辨率。 输出频率的范围被合成为仅产生高频抖动,其可以容易地通过后续,低成本,相对高带宽的锁相环来滤波,这通常是在 给定系统。 通过适当选择不可取的振荡器参考频率,要合成的输出频率范围和各种其他数字因数(如分频比)可以容易地控制剩余抖动的幅度。 在保持复合锁相环宽范围的同时,实现了改进的噪声性能。
    • 7. 发明授权
    • Bug killing system
    • 杀虫系统
    • US06817139B1
    • 2004-11-16
    • US10341285
    • 2003-01-13
    • William E. PowellJanice E. PowellWilliam B. Reed
    • William E. PowellJanice E. PowellWilliam B. Reed
    • A01M108
    • A01M1/08A01M2200/012
    • A first housing has an open end and a sidewall with at least one slot. A second housing has an open first end in operative association with the open end of the first housing. The second housing has an open second end. A fan assembly is secured between the first and second housings to effect a flow of air through the slot and open second end of the second housing. A mesh fabric entraps insects entrained against the fabric by the flow of air through the fabric. A source of light within the first housing attracts flying insects toward the slot and into the first housing. Once in the first housing the flow of air from the fan will entrain the flying insects in a path of movement from the first housing to the second housing and then to the fabric.
    • 第一壳体具有开口端和具有至少一个槽的侧壁。 第二壳体具有与第一壳体的开口端可操作地关联的敞开的第一端。 第二个住房有一个开放的第二个住所。 风扇组件被固定在第一和第二壳体之间以实现空气流过狭槽并打开第二壳体的第二端。 网状织物通过空气流过织物而夹带在织物上的昆虫。 第一壳体内的光源吸引飞翔的昆虫朝向狭槽进入第一壳体。 一旦在第一壳体中,来自风扇的空气流将将飞行昆虫从第一壳体移动到第二壳体,然后到达织物。
    • 8. 发明授权
    • Calculation apparatus for performing algebraic and logic computations
using iterative calculations and storage of intermediate results
    • US5528530A
    • 1996-06-18
    • US371884
    • 1995-01-12
    • William E. PowellWilliam B. WeeberManal E. Afify
    • William E. PowellWilliam B. WeeberManal E. Afify
    • H04J3/07H04Q11/04G06F7/38
    • H04Q11/0414H04J3/076H04J2203/0003
    • A desynchronizer (20) for desynchronizing data stored within synchronous payload envelopes of a synchronous communication protocol such as SONET (Synchronous Optical Network), provides for smoothing the periodically discontinuous clock signal associated with that data after the synchronous communication protocol overhead has been removed. The desynchronizer accommodates for shifts in the position of the payload envelope and hence, the data within the synchronous communication frame as well as adjustments within the data itself due to asynchronous bit stuff information. The desynchronizer utilizes a leak filter (26) having a linear branch (54) and an integrator branch (56), both branches having adjustable factors (61, 63, 65, 88, 90, 91, 93, 95, 100, 102, 105) regarding their operation, wherein the adjustable factors are selected depending upon threshold values (86, 87, 89, 62) which in turn are based upon the difference between the average write address and read address for the associated elastic store (22) within which the incoming data removed from the synchronous communication system frame is temporarily stored. The leak filter (26) forms part of a phase locked loop which in turn adjusts the read clock frequency (46) in a manner which minimizes overflow or underflow of the elastic store while simultaneously minimizing the rate of change of the read clock rate so as to limit jitter. A fault recovery apparatus forms part of the desynchronizer for enabling fastlock high gain factors (67, 97, 107) to quickly adjust the read clock when elastic store overflow or underflow occurs. The gain factors associated with both the linear branch and integrator branch are provisionable (118, 120) as well as elastic store size and thresholds resulting in a desynchronizer which can be modified to meet the particular jitter requirements of a particular synchronous communication system. A calculation engine (82) performs iterative calculations to generate the leak filter output value using a reduced number of logic gates for ASIC implementation.
    • 10. 发明授权
    • Contact status detector
    • 接触状态检测器
    • US4977478A
    • 1990-12-11
    • US335060
    • 1989-04-07
    • William E. Powell
    • William E. Powell
    • G01R31/327H01H47/00
    • G01R31/3278H01H47/002
    • By providing two comparators, each of which have a reference voltage level source connected to one input, and separate voltage level producing/enhancing circuits connected to the contacts of a relay, so that each alternate switch configuration produces a different voltage level at the two comparators, a unique relay switch detection circuit is attained. Preferably, three separate voltage level producing/enhancing circuits are employed, with one circuit connected between the relay output and the two comparators, while the other two circuits are connected to the primary or the secondary relay contacts. Futhermore, the voltage level resulting from each particular switch configuration is pre-set relative to the reference voltage level source imputs to assure that the two comparators produce different combined outputs for each alternate switched condition.
    • 通过提供两个比较器,每个比较器具有连接到一个输入的参考电压电平源,以及连接到继电器的触点的单独的电压电平产生/增强电路,使得每个替代开关配置在两个比较器处产生不同的电压电平 ,获得了独特的继电器开关检测电路。 优选地,采用三个单独的电压电平产生/增强电路,其中一个电路连接在继电器输出和两个比较器之间,而另外两个电路连接到主继电器触点或次继电器触点。 此外,从每个特定开关配置产生的电压电平相对于参考电压电平源输入预先设置,以确保两个比较器为每个替代开关状态产生不同的组合输出。