会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Buffer circuit having multiplexed voltage level translation
    • 具有多路电压电平转换的缓冲电路
    • US07498860B2
    • 2009-03-03
    • US11691590
    • 2007-03-27
    • Dipankar BhattacharyaCarol A. HuberMakeshwar KothandaramanJohn C. KrizBernard L. Morris
    • Dipankar BhattacharyaCarol A. HuberMakeshwar KothandaramanJohn C. KrizBernard L. Morris
    • H03L5/00
    • H03K19/017581H03K19/01759
    • A buffer circuit is selectively operative in one of at least a first mode and a second mode as a function of a first control signal supplied to the buffer circuit. The buffer circuit includes interface circuitry operative to receive at least second and third control signals referenced to a first voltage level, and to generate an output signal referenced to a second voltage level, the second voltage level being greater than the first voltage level. The output signal is a function of the second control signal in the first mode and is a function of the third control signal in the second mode. The buffer circuit further includes at least first and second circuit portions coupled to the interface circuitry, each of the first and second circuit portions including at least one control input operative to receive the output signal generated by the interface circuitry.
    • 作为提供给缓冲电路的第一控制信号的函数,缓冲器电路有选择地以至少第一模式和第二模式中的至少一个工作。 缓冲电路包括接口电路,其操作以接收参考第一电压电平的至少第二和第三控制信号,并产生参考第二电压电平的输出信号,第二电压电平大于第一电压电平。 输出信号是第一模式中的第二控制信号的函数,并且是第二模式中的第三控制信号的函数。 缓冲电路还包括耦合到接口电路的至少第一和第二电路部分,第一和第二电路部分中的每一个包括至少一个控制输入,其操作以接收由接口电路产生的输出信号。
    • 3. 发明授权
    • Controlled output impedance buffer using CMOS technology
    • 使用CMOS技术的受控输出阻抗缓冲器
    • US6087853A
    • 2000-07-11
    • US100939
    • 1998-06-22
    • Carol A. HuberBernard L. MorrisBijit T. Patel
    • Carol A. HuberBernard L. MorrisBijit T. Patel
    • H03K19/00H03K19/0175
    • H03K19/0005
    • CMOS technology is used to create a controlled output impedance output buffer circuit. An output buffer driver uses buffer circuits having impedance elements with linear characteristics. A control circuit uses a known impedance load to control the impedance of the buffer circuits. The control circuit monitors a known current flowing through the known impedance load to determine whether the output buffer circuit's output impedance needs to be adjusted to match a transmission line's impedance. Adjustments occur when the control circuit generates control signals to turn on or off various buffer circuits (and their impedance elements) contained within the output driver. In doing so, the output buffer circuit ensures that its output impedance will match the impedance of a transmission line over the entire range of output voltages regardless of the variations caused by the manufacturing process, operation temperature and power supply voltage.
    • CMOS技术用于创建受控输出阻抗输出缓冲电路。 输出缓冲器驱动器使用具有线性特性的阻抗元件的缓冲电路。 控制电路使用已知的阻抗负载来控制缓冲电路的阻抗。 控制电路监测流过已知阻抗负载的已知电流,以确定输出缓冲电路的输出阻抗是否需要调整以匹配传输线的阻抗。 当控制电路产生控制信号以导通或关闭包含在输出驱动器内的各种缓冲电路(及其阻抗元件)时,发生调整。 在这样做时,输出缓冲电路确保其输出阻抗将与输出电压的整个范围内的传输线的阻抗匹配,而不管制造过程,操作温度和电源电压引起的变化如何。