会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明申请
    • Method, system, and program for generating parity data
    • 用于生成奇偶校验数据的方法,系统和程序
    • US20050160307A1
    • 2005-07-21
    • US10747938
    • 2003-12-29
    • Mark Schmisseur
    • Mark Schmisseur
    • G06F3/06G06F11/00G06F11/10
    • G06F11/1076
    • Provided are a method, system, and program for generating parity data when updating old data stored in an array of storage devices in a data organization type which utilizes parity data. In one embodiment, a logic engine has plural registers or store queues in which new data obtained in a read operation is stored. A logic function such as an Exclusive-OR function is performed on the new data in each of the plural registers using old data obtained in another read operation. A logic function such as an Exclusive-OR function is performed on the intermediate data in one of the plural registers using old parity data of a first type obtained in another read operation, to generate new parity data of the first type. A logic function such as an Exclusive-OR function is performed on the intermediate data in another of the plural registers using old parity data of a second type obtained in another read operation, to generate new parity data of the second type.
    • 提供了一种用于在更新存储在利用奇偶校验数据的数据组织类型的存储设备阵列中的旧数据时产生奇偶校验数据的方法,系统和程序。 在一个实施例中,逻辑引擎具有多个寄存器或存储队列,其中存储在读取操作中获得的新数据。 使用在另一读操作中获得的旧数据,对多个寄存器中的每个寄存器中的新数据执行诸如“异或”功能的逻辑功能。 使用在另一读取操作中获得的第一类型的旧奇偶校验数据,对多个寄存器之一中的中间数据执行诸如“异或”功能的逻辑功能,以生成第一类型的新奇偶校验数据。 使用在另一读取操作中获得的第二类型的旧奇偶校验数据对多个寄存器中的另一个寄存器中的另一个寄存器中的中间数据执行诸如“异或”功能的逻辑功能,以生成第二类型的新奇偶校验数据。
    • 10. 发明申请
    • Integrated circuit having processor and bridging capabilities
    • 集成电路具有处理器和桥接功能
    • US20050256990A1
    • 2005-11-17
    • US10846459
    • 2004-05-14
    • Mark SchmisseurDeif Atallah
    • Mark SchmisseurDeif Atallah
    • G06F13/36G06F13/40
    • G06F13/4027
    • An apparatus according to one embodiment may include an integrated circuit. The integrated circuit may include a processor, a bridge, and circuitry capable of coupling the bridge and the processor to a first bus and to a second bus. The first bus may be compatible with a first bus protocol, the second bus may be compatible with a second bus protocol, and the first and second bus protocols may be different from each other. The bridge may be capable of, in response at least in part to a request from the processor, preventing a command received at the bridge via the first bus from being forwarded from the bridge to the second bus. Of course, many alternatives, variations, and modifications are possible without departing from this embodiment.
    • 根据一个实施例的装置可以包括集成电路。 集成电路可以包括处理器,桥接器和能够将桥接器和处理器耦合到第一总线和第二总线的电路。 第一总线可以与第一总线协议兼容,第二总线可以与第二总线协议兼容,并且第一和第二总线协议可以彼此不同。 至少部分地响应于来自处理器的请求,桥可以能够阻止经由第一总线在桥接处接收的命令从桥接器转发到第二总线。 当然,在不偏离本实施例的情况下,可以进行许多替代,变化和修改。