会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 81. 发明申请
    • MULTIMODE GAMING SERVER
    • 多模式游戏服务器
    • WO2015102797A1
    • 2015-07-09
    • PCT/US2014/068352
    • 2014-12-03
    • MICROSOFT CORPORATION
    • GARDEN, Euan, PeterJUSTICE, John, RaymondSHARMA, Madhumitra
    • G06F9/50
    • H04L41/0813A63F13/35G06F1/3234G06F9/5094Y02D10/22
    • Aspects of the present invention relate to a multimode gaming server with different types of computing resources provided within the server. The different computing resources can be optimized for different computing tasks. For example, a first type of resource can be optimized for producing high definition graphics and a second type of resource for enterprise computing. Each resource may be activated or deactivated as demand for different computing tasks change throughout the day. In one aspect, the resources are different chip sets in different mother board sockets. In one aspect, provisioning of the other components (e.g., cooling, power supply, network bandwidth) in the multimode server is not adequate for both computing resources to run simultaneously.
    • 本发明的方面涉及在服务器内提供的具有不同类型的计算资源的多模游戏服务器。 不同的计算资源可以针对不同的计算任务进行优化。 例如,可以优化第一类资源以产生高清晰度图形和用于企业计算的第二类资源。 每个资源可能会被激活或停用,因为对于不同的计算任务的需求在一天之内变化。 在一方面,资源是不同母板插座的不同芯片组。 在一个方面,多模式服务器中的其他组件的供应(例如,冷却,电源,网络带宽)不足以同时运行计算资源。
    • 84. 发明申请
    • POWER SUPPLY DROOP REDUCTION USING INSTRUCTION THROTTLING
    • 使用指令扭矩的电源减少
    • WO2015013080A1
    • 2015-01-29
    • PCT/US2014/046865
    • 2014-07-16
    • APPLE INC.
    • RAGHUVANSHI, PankajKUMAR, RohitPERIYACHERI, Suresh
    • G06F1/32G06F9/38
    • G06F1/3234G06F1/3243G06F1/3287G06F9/3836G06F9/4893Y02D10/152Y02D10/171Y02D10/24
    • An apparatus for performing instruction throttling for a computing system is disclosed. The apparatus may include a first counter, a second counter, and a control circuit. The second counter may be configured to increment in response to a determination that a processing cycle of a processor has completed. The control circuit may be configured to initialize the first and second counters, detect the processor has issued and instruction, decrement the first counter in response to the detection of the issued instruction, block the processor from issuing instructions dependent upon the a value of the first counter, reset the first counter dependent upon a value of the second counter, and reset the second counter in response to a determination that the value of the second counter is greater than a pre-determined value.
    • 公开了一种用于对计算系统执行指令调节的装置。 该装置可以包括第一计数器,第二计数器和控制电路。 第二计数器可以被配置为响应于处理器的处理周期的确定已经完成而递增。 控制电路可以被配置为初始化第一和第二计数器,检测处理器已经发出和指令,响应于所发出的指令的检测而减小第一计数器,阻止处理器发出指令,取决于第一和第二计数器的值 计数器,根据第二计数器的值复位第一计数器,并且响应于第二计数器的值大于预定值的确定而复位第二计数器。