会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 36. 发明申请
    • APPARATUS AND METHOD FOR DAMPING HEAD POSITIONERS FOR DISK DRIVES
    • 用于阻止磁盘驱动器的头枕定位器的装置和方法
    • WO1987002498A1
    • 1987-04-23
    • PCT/US1986002201
    • 1986-10-16
    • HEWLETT-PACKARD COMPANY
    • HEWLETT-PACKARD COMPANYSLEGER, Roger, R.
    • G11B05/55
    • G11B5/5521G11B5/58
    • In order to improve servo system stability and decrease settling times in rotary head positioners for high performance magnetic disk drives, a floating mass damper (46) is mounted on the end of an accessing head arm structure (22-27) of the positioner opposite to the end or ends carrying the magnetic head or heads. The damper includes a spring centered floating mass (54) which rests on aviscous film (66), such as silicone oil, and the shear forces developed by motion of the floating mass across the film dissipates vibrational mode energy in the accessing head arm structure during both a fast seek operation followed by track following fine servo operation. Such energy dissipation thus reduces the settling time and amplitude of natural resonance of the head positioner.
    • 为了提高伺服系统的稳定性并减少用于高性能磁盘驱动器的旋转磁头定位器的稳定时间,浮动质量阻尼器(46)安装在定位器相对的定位头臂结构(22-27)的端部 端头或端部带有磁头或磁头。 阻尼器包括一个弹簧定位的浮动质量块(54),其位于诸如硅油的悬垂薄膜(66)上,并且通过浮动块体穿过薄膜的运动产生的剪切力消除了进入头臂结构中的振动模式能量 无论是快速寻道操作还是跟随精细伺服操作。 这样的能量耗散因此降低了头部定位器的自然共振的稳定时间和振幅。
    • 39. 发明申请
    • METHOD AND APPARATUS FOR STORING AND EXPANDING PROGRAMS FOR VLIW PROCESSOR ARCHITECTURES
    • 用于存储和扩展VLIW处理器架构的程序的方法和装置
    • WO1998027486A1
    • 1998-06-25
    • PCT/US1997022814
    • 1997-12-12
    • HEWLETT-PACKARD COMPANY
    • HEWLETT-PACKARD COMPANYFARABOSCHI, PaoloFISHER, Joseph, A.
    • G06F09/38
    • G06F9/3808G06F9/30152G06F9/30178G06F9/3816G06F9/3822G06F9/3885
    • Method and apparatus for storing and expanding wide instruction words in a computer system are provided. The computer system includes a memory and an instruction cache. Compressed instruction words of a program are stored in a code heap segment of the memory, and code pointers are stored in a code pointer segment of the memory. Each of the code pointers contains a pointer to one of the compressed instruction words. Part of the program is stored in the instruction cache as expanded instruction words. During execution of the program, an instruction word is accessed in the instruction cache. When the instruction word required for execution is not present in the instruction cache, thereby indicating a cache miss, a code pointer corresponding to the required instruction word is accessed in the code pointer segment of memory. The code pointer is used to access a compressed instruction word corresponding to the required instruction word in the code heap segment of memory. The compressed instruction word is expanded to provide an expanded instruction word, which is loaded into the instruction cache and is accessed for execution.
    • 提供了用于在计算机系统中存储和扩展宽指令字的方法和装置。 计算机系统包括存储器和指令高速缓存。 程序的压缩指令字存储在存储器的代码堆段中,代码指针存储在存储器的代码指针段中。 每个代码指针包含指向一个压缩指令字的指针。 程序的一部分作为扩展指令字存储在指令缓存中。 在程序执行期间,指令缓存中存取指令字。 当指令高速缓存中不存在执行所需的指令字,从而指示高速缓存未命中时,在存储器的代码指针段中访问与所需指令字对应的代码指针。 代码指针用于访问与存储器的代码堆段中所需指令字相对应的压缩指令字。 压缩指令字被扩展以提供扩展指令字,其被加载到指令高速缓存中并被访问以执行。
    • 40. 发明申请
    • METHOD AND APPARATUS FOR PROTECTING MEMORY-MAPPED DEVICES FROM SIDE EFFECTS OF SPECULATIVE INSTRUCTIONS
    • 用于保护存储器映射设备的方法和装置从分析说明书的边界效应
    • WO1998027485A1
    • 1998-06-25
    • PCT/US1997022643
    • 1997-12-12
    • HEWLETT-PACKARD COMPANY
    • HEWLETT-PACKARD COMPANYFARABOSCHI, PaoloSUCH-VICENTE, Alberto
    • G06F09/38
    • G06F12/1441G06F9/3842G06F9/3879
    • A computer system includes a CPU for executing conventional instructions and speculative instructions, and a memory controller coupled to a system bus. In response to an access operation by one of the instructions, the CPU generates a speculative instruction bit and a corresponding access address. The access address represents a location in a global address space which includes a first address space and a second address space. The speculative instruction bit is asserted when the corresponding access address is generated by a speculative instruction. The memory controller discards the access operation when the speculative instruction bit is asserted and the access address is in the second address space. Thus, the speculative instruction is prevented from accessing the second address space. In one embodiment, the computer system includes a memory coupled to the system bus and mapped to the first address space, and an I/O device coupled to the system bus and mapped to the second address space. The speculative instruction is prevented from accessing the I/O device.
    • 计算机系统包括用于执行常规指令和推测指令的CPU以及耦合到系统总线的存储器控​​制器。 响应于指令之一的访问操作,CPU产生推测指令位和相应的访问地址。 访问地址表示全局地址空间中包含第一地址空间和第二地址空间的位置。 当相应的访问地址由推测指令生成时,推测指令位被置位。 当推测指令位被置位并且访问地址位于第二地址空间时,存储器控制器丢弃访问操作。 因此,防止推测指令访问第二地址空间。 在一个实施例中,计算机系统包括耦合到系统总线并映射到第一地址空间的存储器以及耦合到系统总线并被映射到第二地址空间的I / O设备。 禁止推测指令访问I / O设备。