会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • DATA ALIGNMENT METHOD FOR ARBITRARY INPUT WITH PROGRAMMABLE CONTENT DESKEWING INFO
    • 具有可编程内容描述信息的仲裁输入的数据对齐方法
    • US20090175395A1
    • 2009-07-09
    • US11969440
    • 2008-01-04
    • Yasser AHMEDXingdong DaiVladimir SindalovskyLane Smith
    • Yasser AHMEDXingdong DaiVladimir SindalovskyLane Smith
    • H04L7/00
    • H03M9/00H04L7/005H04L7/04
    • In an exemplary embodiment, a data alignment system comprises a First-In First-Out register (FIFO), a programmable pattern generator connected to the FIFO, and a controller connected to the programmable pattern generator and the FIFO. The FIFO is configured to provide data to or receive data from a first data lane of a serial data link having one or more lanes. Each data lane of the serial data link is configured to transmit a respective serial data stream. The programmable pattern generator is configured to generate a plurality of alignment symbols. The controller is configured to manage the alignment of the one or more data lanes of the serial data link and the insertion of a selected one of the plurality of alignment symbols into each of the serial data streams.
    • 在示例性实施例中,数据对准系统包括先进先出寄存器(FIFO),连接到FIFO的可编程模式发生器和连接到可编程模式发生器和FIFO的控制器。 FIFO被配置为向具有一个或多个通道的串行数据链路的第一数据通道提供数据或从其接收数据。 串行数据链路的每个数据通道被配置为发送相应的串行数据流。 可编程模式发生器被配置为生成多个对准符号。 控制器被配置为管理串行数据链路的一个或多个数据通道的对准以及将多个对准符号中选择的一个对准符号插入到每个串行数据流中。
    • 6. 发明申请
    • Pseudo asynchronous serializer deserializer (SERDES) testing
    • 伪异步串行器解串器(SERDES)测试
    • US20070014342A1
    • 2007-01-18
    • US11181286
    • 2005-07-14
    • Vladimir SindalovskyLane SmithRonald FreymanMax Olsen
    • Vladimir SindalovskyLane SmithRonald FreymanMax Olsen
    • H04B17/00
    • G01R31/31715
    • The various embodiments of the invention provide an apparatus, system and method of asynchronous testing a serializer and deserializer data communication apparatus (SERDES) for determining frequency and phase locking to pseudo asynchronous input data having a continual phase offset. An exemplary apparatus includes a data sampler adapted to sample input serial data and to provide output data; a controlled tap delay with a selected tap having a phase offset from the input serial data, in which the selected tap is selectively coupleable to the data sampler to provide pseudo asynchronous input serial data; a first variable delay control adapted to delay a reference frequency provided to the controlled tap delay in response to the pseudo asynchronous input serial data; and a second delay control adapted to adjust the plurality of taps in response to the pseudo asynchronous input serial data. In additional embodiments, the pseudo asynchronous input serial data is provided from an interpolated phase from at least two selected taps.
    • 本发明的各种实施例提供了用于确定频率和相位锁定到具有连续相位偏移的伪异步输入数据的串行器和解串器数据通信装置(SERDES)的异步测试的装置,系统和方法。 示例性装置包括适于对输入串行数据进行采样并提供输出数据的数据采样器; 具有与输入串行数据相位偏移的所选抽头的受控抽头延迟,其中所选择的抽头选择性地耦合到数据采样器以提供伪异步输入串行数据; 第一可变延迟控制器,其适于响应于所述伪异步输入串行数据延迟提供给受控抽头延迟的参考频率; 以及适于响应于所述伪异步输入串行数据来调整所述多个抽头的第二延迟控制。 在另外的实施例中,伪异步输入串行数据从来自至少两个选择的抽头的内插相位提供。
    • 7. 发明申请
    • Voltage controlled delay loop with central interpolator
    • 具有中央插补器的电压控制延迟回路
    • US20060114045A1
    • 2006-06-01
    • US10999889
    • 2004-11-30
    • Ronald FreymanVladimir SindalovskyLane SmithCraig Ziemer
    • Ronald FreymanVladimir SindalovskyLane SmithCraig Ziemer
    • G06F1/04
    • G06F1/04
    • A voltage controlled delay loop and method are disclosed for clock and data recovery applications. The voltage controlled delay loop generates clock signals having similar frequency and different phases. The voltage controlled delay loop comprises at least one delay element to generate at least two phases of a reference clock; a central interpolator for interpolating the at least two phases of the reference clock to generate an interpolated signal; and an input that injects the interpolated signal into a delay stage. The central interpolator provides a fine phase control. In addition, a coarse phase control can optionally be achieved by selectively injecting the interpolated signal into a given delay stage. A further voltage controlled delay loop is disclosed with coarse and fine phase control using a number of interpolators.
    • 公开了用于时钟和数据恢复应用的电压控制延迟环路和方法。 电压控制延迟环路产生具有相似频率和不同相位的时钟信号。 电压控制延迟回路包括至少一个延迟元件以产生参考时钟的至少两个相位; 中央内插器,用于内插参考时钟的至少两个相位以产生内插信号; 以及将内插信号注入延迟级的输入。 中央插值器提供精细的相位控制。 此外,可以通过选择性地将内插信号注入到给定的延迟级中来可选地实现粗略的相位控制。 公开了使用多个内插器的粗略和精细相位控制的另一个电压控制延迟回路。
    • 10. 发明申请
    • Phase interpolator having a phase jump
    • 相位内插器具有相位跳变
    • US20060133557A1
    • 2006-06-22
    • US11020021
    • 2004-12-22
    • Ronald FreymanVladimir SindalovskyLane Smith
    • Ronald FreymanVladimir SindalovskyLane Smith
    • H04L7/04
    • H03L7/07H03L7/0814H03L7/091H04L7/0025H04L7/0337
    • A method and apparatus are disclosed for generating phase controlled data, based on a roaming tap interpolator. The present invention recognizes that roaming tap interpolators have inherent nonlinearities and discontinuities at the boundaries of each interpolation region. A roaming tap interpolator is disclosed that shifts the interpolation curve in time in order to avoid the undesired artifacts in the interpolation curve. A roaming tap interpolator generally comprises a plurality of delay elements that delays a first signal to generate a plurality of interpolation regions each having an associated phase; a multiplexer to select one or more of the interpolation regions; and an interpolator to process the selected one or more of the interpolation regions to generate a second signal. In addition, according to the present invention, the roaming tap interpolator includes a delay unit that selectively delays one or more of the first signal and the second signal to generate an interpolation signal, the interpolation signal selectively having a first phase or a second phase.
    • 公开了一种基于漫游抽头内插器来产生相位控制数据的方法和装置。 本发明认识到,漫游抽头内插器在每个内插区域的边界处具有固有的非线性和不连续性。 公开了一种漫游抽头内插器,其在时间上偏移插值曲线,以避免插值曲线中的不需要的伪影。 漫游抽头内插器通常包括多个延迟元件,其延迟第一信号以产生每个具有相关联的相位的多个内插区域; 多路复用器,用于选择一个或多个插值区域; 以及内插器,用于处理所选择的一个或多个内插区域以产生第二信号。 此外,根据本发明,漫游抽头插值器包括延迟单元,其选择性地延迟第一信号和第二信号中的一个或多个以产生内插信号,该内插信号选择性地具有第一相位或第二相位。