会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method of manufacturing a semiconductor device with a BiCMOS circuit
    • 用BiCMOS电路制造半导体器件的方法
    • US5970332A
    • 1999-10-19
    • US623384
    • 1996-03-27
    • Armand PruijmboomAlexander C. L. JansenRonald KosterWillem Van Der Wel
    • Armand PruijmboomAlexander C. L. JansenRonald KosterWillem Van Der Wel
    • H01L29/43H01L21/28H01L21/8249H01L27/06H01L29/78H01L21/8238
    • H01L21/8249
    • A method of manufacturing a semiconductor device with a bipolar transistor (1) and a MOS transistor (2) formed in a silicon body (3) which for this purpose is provided with a field insulation region (4) by which semiconductor regions (6, 7) adjoining a surface (5) of said body are mutually insulated. A first region (6) is destined for the bipolar transistor and a second region (7) for the MOS transistor. The second region is provided with a gate dielectric (10). Then an electrode layer of non-crystalline silicon (11) is provided on the surface, which electrode layer is provided with a doping and in which electrode layer subsequently an emitter electrode (12) is formed on the first region and a gate electrode (13) on the second region. The electrode layer is provided with a doping by means of a treatment whereby a first dopant is provided at the area of the first region and a second dopant at the area of the second region, the first dopant being provided to a concentration such that the emitter zone of the transistor can be formed through diffusion from the emitter electrode to be formed in the electrode layer, while the second dopant is provided to a concentration lower than that of the first dopant. Owing to the comparatively low doping level, gate oxide breakdown is prevented during plasma etching and ion implantation.
    • 制造具有双极晶体管(1)的半导体器件的方法和形成在硅体(3)中的MOS晶体管(2),为此目的,提供了一种场致绝缘区域(4) 7)邻接所述主体的表面(5)是相互绝缘的。 第一区域(6)用于双极晶体管和用于MOS晶体管的第二区域(7)。 第二区域设置有栅极电介质(10)。 然后在表面上提供非晶硅(11)的电极层,该电极层设置有掺杂,并且其中电极层随后在第一区域上形成发射电极(12),栅电极(13) )在第二个地区。 电极层通过处理被提供掺杂,由此在第一区域的区域处提供第一掺杂剂,在第二区域的区域设置第二掺杂剂,第一掺杂剂被提供为使得发射极 晶体管的区域可以通过从要在电极层中形成的发射极电极的扩散而形成,而第二掺杂剂的浓度比第一掺杂剂的浓度低。 由于相对较低的掺杂水平,在等离子体蚀刻和离子注入期间防止栅氧化层击穿。
    • 2. 发明授权
    • Method of manufacturing a semiconductor device with BICMOS circuit
    • 使用BICMOS电路制造半导体器件的方法
    • US5824560A
    • 1998-10-20
    • US623383
    • 1996-03-27
    • Willem Van Der WelAlexander C. L. JansenRonald KosterArmand Pruijmboom
    • Willem Van Der WelAlexander C. L. JansenRonald KosterArmand Pruijmboom
    • H01L29/43H01L21/28H01L21/8249H01L27/06H01L29/78H01L21/265
    • H01L21/8249Y10S148/009
    • A method of manufacturing a semiconductor device with a bipolar transistor (1) and a MOS transistor (2) formed in a silicon body (3) which for this purpose is provided with a field insulation region (4) by which semiconductor regions (6, 7) adjoining a surface (5) of said body are mutually insulated. A first region (6) is to be used for the bipolar transistor and a second region for the MOS transistor. The two regions are provided in that order with a gate dielectric layer (10) and an auxiliary layer (11) of non-crystalline silicon. The auxiliary layer and the gate dielectric layer are subsequently removed from the first region. Then an electrode layer (13) of non-crystalline silicon is deposited. An emitter electrode (15) is formed in the electrode layer on the first region, and a gate electrode (16) is formed both in the electrode layer and in the auxiliary layer on the second region. The electrode layer is subjected to a treatment whereby non-crystalline silicon is removed and whereby a layer of non-crystalline silicon is formed on the surface of the silicon body which has substantially the same thickness at the area of the first region and at the area of the second region. Overetching of the base zone (9) in the formation of the emitter is avoided thereby, so that the base zone may be comparatively thin.
    • 制造具有双极晶体管(1)的半导体器件的方法和形成在硅体(3)中的MOS晶体管(2),为此目的,提供了一种场致绝缘区域(4) 7)邻接所述主体的表面(5)是相互绝缘的。 第一区域(6)将用于双极晶体管和用于MOS晶体管的第二区域。 这两个区域依次具有栅极电介质层(10)和非结晶硅的辅助层(11)。 随后从第一区域去除辅助层和栅极电介质层。 然后沉积非晶硅的电极层(13)。 在第一区域的电极层中形成发射电极(15),在第二区域的电极层和辅助层中形成栅电极(16)。 对电极层进行处理,由此去除非晶硅,由此在硅体的表面上形成非晶硅层,该层在第一区域的区域处具有基本相同的厚度 的第二个地区。 因此避免了形成发射器的基区(9)的过蚀刻,使得基区可以相对较薄。
    • 3. 发明授权
    • Method of manufacturing a semiconductor device in which a semiconductor
zone is formed through diffusion from a strip of polycrystalline silicon
    • 制造半导体器件的方法,其中通过从多晶硅条带扩散形成半导体区
    • US5508213A
    • 1996-04-16
    • US326440
    • 1994-10-20
    • Willem Van Der WelAlexander C. L. JansenRonald Koster
    • Willem Van Der WelAlexander C. L. JansenRonald Koster
    • H01L29/73H01L21/225H01L21/285H01L21/306H01L21/331H01L29/732H01L21/265
    • H01L29/66272H01L21/28525Y10S148/009
    • A method of manufacturing a semiconductor device whereby on a surface (3) of a semiconductor body (1) a conductor track (21) of polycrystalline silicon insulated from the surface (3) is provided in a layer of doped polycrystalline silicon (11) provided on a layer of insulating material (10), and whereby a strip of polycrystalline silicon (19, 35) is formed between an edge (18) of the conductor (21) and a portion (24, 34) of the surface (3) adjoining the edge (18), after which a semiconductor zone (30) is formed through diffusion of dopant from the conductor (21) through the strip (19, 35) into the semiconductor body (1). During the formation of the insulated conductor (21) and the strip of polycrystalline silicon (19, 35), a window (15) is etched into the layer of polycrystalline silicon (11) by means of a first etching mask (13), after which the insulating layer (10) is removed from the surface (3) within the window (15), the window (15) is provided at its edge (18) with a strip of polycrystalline silicon (19, 35), and the conductor (21) is etched into the layer of polycrystalline silicon (11) by means of a second etching mask (20), this second etching mask (20) covering at least a portion of the edge (18) of the window (15). Further conductors (22, 23) may be formed in the polycrystalline layer (11) next to the insulated conductor (21), all conductors (21, 22, 23) being given dimensions such as defined by the second etching mask (20).
    • 一种制造半导体器件的方法,其中在半导体本体(1)的与表面(3)绝缘的多晶硅的导体轨道(21)的表面(3)上设置有提供的掺杂多晶硅层(11) 在一层绝缘材料(10)上,并且由此在导体(21)的边缘(18)和表面(3)的部分(24,34)之间形成多晶硅条(19,35) 邻接边缘(18),之后通过掺杂剂从导体(21)穿过条带(19,35)扩散到半导体本体(1)中而形成半导体区域(30)。 在形成绝缘导体(21)和多晶硅条(19,35)期间,通过第一蚀刻掩模(13)将窗口(15)蚀刻到多晶硅层(11)中,之后 其中绝缘层(10)从窗口(15)内的表面(3)移除,窗口(15)在其边缘(18)处设置有多晶硅条(19,35),并且导体 (21)通过第二蚀刻掩模(20)蚀刻到多晶硅层(11)中,该第二蚀刻掩模(20)覆盖窗口(15)的边缘(18)的至少一部分。 另外的导体(22,23)可以形成在绝缘导体(21)旁边的多晶层(11)中,所有的导体(21,22,23)都具有由第二蚀刻掩模(20)限定的尺寸。
    • 4. 发明授权
    • Method of manufacturing a semiconductor device having a semiconductor
body with field insulation regions formed by grooves filled with
insulating material
    • 具有半导体本体的半导体器件的制造方法,该半导体器件具有由绝缘材料填充的沟槽形成的场绝缘区域
    • US5554256A
    • 1996-09-10
    • US310824
    • 1994-09-22
    • Armand PruijmboomRonald KosterCornelis E. TimmeringRonald Dekker
    • Armand PruijmboomRonald KosterCornelis E. TimmeringRonald Dekker
    • H01L21/31H01L21/308H01L21/76H01L21/00
    • H01L21/308H01L21/76
    • A method of manufacturing a semiconductor device comprising a semiconductor body (1) with field insulation regions (14) formed by grooves (10; 24) filled with an insulating material (13) is disclosed. The grooves (10; 24) are etched into the semiconductor body (1) with the use of an etching mask (9) formed on an auxiliary layer (6) provided on a surface (5) of the semiconductor body (1). The auxiliary layer (6) is removed from the portion (11) of the surface (5) situated next to the etching mask (9) before the grooves (10; 24) are etched into the semiconductor body (1), and the auxiliary layer (6) is removed from the edge (12) of the surface (5) situated below the etching mask (9) after the grooves (10; 24) have been etched into the semiconductor body. Furthermore, a layer (13) of the insulating material is deposited on the semiconductor body (1), whereby the grooves (10; 24) are filled and the edge (12) of the surface (5) situated below the etching mask (9) is covered. Then the semiconductor body is subjected to a treatment whereby material is taken off parallel to the surface (5) down to the auxiliary layer (6), and finally the remaining portion of the auxiliary layer (6) is removed. Field insulation regions are thus formed which extend over an edge (12) of the active regions (15) surrounded by the field insulation regions (14) with a strip (18) which has no overhanging edge.
    • 公开了一种制造半导体器件的方法,该半导体器件包括具有由绝缘材料(13)填充的沟槽(10; 24)形成的场绝缘区域(14)的半导体本体(1)。 使用形成在设置在半导体本体(1)的表面(5)上的辅助层(6)上的蚀刻掩模(9),将凹槽(10; 24)蚀刻到半导体本体(1)中。 在凹槽(10; 24)被蚀刻到半导体本体(1)中之前,从邻近蚀刻掩模(9)的表面(5)的部分(11)去除辅助层(6),并且辅助层 在凹槽(10; 24)被蚀刻到半导体本体中之后,从位于蚀刻掩模(9)下方的表面(5)的边缘(12)去除层(6)。 此外,绝缘材料的层(13)沉积在半导体本体(1)上,由此填充凹槽(10; 24),并且位于蚀刻掩模(9)下方的表面(5)的边缘(12) )被覆盖。 然后对半导体体进行处理,由此将材料平行于表面(5)取下到辅助层(6),最后除去辅助层(6)的剩余部分。 这样形成了场绝缘区域,该区域由具有不突出边缘的条带(18)在由绝缘区域(14)包围的有源区域(15)的边缘(12)上延伸。
    • 5. 发明授权
    • RF power amplifier
    • 射频功率放大器
    • US07154339B2
    • 2006-12-26
    • US10514900
    • 2003-05-19
    • Niels KramerRonald KosterRob Mathijs HeeresJohn Joseph Hug
    • Niels KramerRonald KosterRob Mathijs HeeresJohn Joseph Hug
    • H03F3/68
    • H03F3/19H03F3/211
    • An RF power amplifier according to the invention comprises a plurality of parallel output transistors (HBT,1,1 to HBT,1,N) connected to a power supply. A plurality of base resistors (Rb,1,1 to Rb,1,N) for the output transistors (HBT,1,1 to HBT,1,N) and a plurality of input capacitors (Cb,1 to Cb,N), each coupled in parallel to receive an RF signal input and connected via at least one additional passive component to the inputs of each corresponding output transistor (HBT,1,1 to HBT,1,N), are provided An output for an RF output signal is obtained from the parallel connection of the output transistors (HBT,1,1 to HBT,1,N). The transistors (HBT,1,1 to HBT,1,N) are heterojunction bipolar transistors.
    • 根据本发明的RF功率放大器包括连接到电源的多个并联输出晶体管(HBT,1,1至HBT,1,N)。 用于输出晶体管(HBT,1,1至HBT,1,N)和多个输入电容器(Cb,1至Cb,N)的多个基本电阻器(Rb,1,1至Rb,1,N) ,每个并联耦合以接收经由至少一个附加无源分量输入并连接到每个对应的输出晶体管(HBT,1,1至HBT,1,N)的输入的RF信号。RF输出的输出 信号从输出晶体管(HBT,1,1至HBT,1,N)的并联连接获得。 晶体管(HBT,1,1至HBT,1,N)是异质结双极晶体管。
    • 6. 发明授权
    • Semiconductor device with special emitter connection
    • 具有特殊发射极连接的半导体器件
    • US6046493A
    • 2000-04-04
    • US887980
    • 1997-07-03
    • Ronald DekkerRonald Koster
    • Ronald DekkerRonald Koster
    • H01L29/73H01L21/331H01L29/08H01L29/417H01L29/732H01L27/082H01L27/102H01L29/70
    • H01L29/7322H01L29/41708
    • A semiconductor device provided with a semiconductor substrate with a bipolar transistor having a collector region of a first conductivity type, a base region adjoining the collector region and of a second conductivity type opposed to the first, and an elongate emitter region of the first conductivity type adjoining the base region; the collector region, the base region, and the emitter region being provided with conductor tracks which are connected to conductive connection surfaces. The conductor track on the elongate emitter region of the semiconductor device has a connection to a connection surface for a further electrical connection at each of the two ends of the emitter region. The emitter region may be made longer in this manner because the length of the emitter region is effectively halved by the connections at the two ends. Consequently, charge carriers need be transported over no more than at most half the emitter length. The semiconductor device according to the invention is thus capable of supplying high powers because the charge transport is not limited by charge transport through the conductor track on the elongate emitter region.
    • 一种具有半导体衬底的半导体器件,其具有双极晶体管,该双极晶体管具有第一导电类型的集电极区域,与该集电极区域相邻的基极区域和与该第一导电类型相对的第二导电类型,以及第一导电类型的细长发射极区域 邻接基部区域; 集电极区域,基极区域和发射极区域设置有连接到导电连接表面的导体轨道。 在半导体器件的细长发射极区域上的导体轨道具有到连接表面的连接,用于在发射极区域的两端中的每一端处进一步的电连接。 发射极区域可以以这种方式更长,因为发射极区域的长度被两端的连接有效地减半。 因此,电荷载体需要不超过发射极长度的一半以下。 因此,根据本发明的半导体器件能够提供高功率,因为​​电荷传输不受通过细长发射极区域上的导体轨道的电荷传输的限制。