会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Nonvolatile memory element comprising a resistance variable element and a diode
    • 非易失性存储元件包括电阻可变元件和二极管
    • US08796660B2
    • 2014-08-05
    • US12375881
    • 2007-09-21
    • Takeshi TakagiTakumi Mikawa
    • Takeshi TakagiTakumi Mikawa
    • H01L29/02H01L47/00H01L29/04H01L29/06H01L29/08H01L31/0352H01L45/00H01L27/24H01L27/10H01L21/00G11C11/00
    • H01L45/04H01L27/101H01L27/2409H01L27/2418H01L27/2463H01L45/1233H01L45/1273H01L45/146H01L45/1683
    • A nonvolatile memory element (20) of the present invention comprises a resistance variable element (14) and a diode (18) which are formed on a substrate (10) such that the resistance variable element (14) has a resistance variable layer (11) sandwiched between a lower electrode (12) and an upper electrode (13), and the diode (18) which is connected in series with the resistance variable element (14) in the laminating direction and has an insulating layer or semiconductor layer (15) sandwiched between a first electrode (16) at the lower side and a second electrode (17) at the upper side. The resistance variable layer (11) is embedded in a first contact hole (21) formed on the lower electrode (12). A first area (22) where insulating layer or semiconductor layer (15) of the diode (18) is in contact with a first electrode (16) of the diode (18) is larger than at least one of a second area (23) where the resistance variable layer (11) is in contact with the upper electrode (13) and a third area (24) where the resistance variable layer (11) is in contact with the lower electrode (12).
    • 本发明的非易失性存储元件(20)包括形成在基板(10)上的电阻可变元件(14)和二极管(18),使得电阻可变元件(14)具有电阻变化层(11 )和位于下电极(12)和上电极(13)之间的二极管(18),以及与电阻可变元件(14)在层叠方向上串联连接并具有绝缘层或半导体层(15)的二极管 )夹在下侧的第一电极(16)和上侧的第二电极(17)之间。 电阻变化层(11)嵌入形成在下电极(12)上的第一接触孔(21)中。 二极管(18)的绝缘层或半导体层(15)与二极管(18)的第一电极(16)接触的第一区域(22)大于第二区域(23)中的至少一个, 其中电阻变化层(11)与上电极(13)接触,电阻变化层(11)与下电极(12)接触的第三区域(24)。
    • 2. 发明授权
    • Nonvolatile semiconductor memory apparatus and manufacturing method thereof
    • 非易失性半导体存储装置及其制造方法
    • US08258493B2
    • 2012-09-04
    • US12515379
    • 2007-11-13
    • Takumi MikawaTakeshi Takagi
    • Takumi MikawaTakeshi Takagi
    • H01L29/00
    • H01L27/101G11C13/0007G11C2213/32G11C2213/72G11C2213/73H01L27/0688H01L27/112H01L27/115H01L27/2409H01L27/2418H01L27/2463H01L27/2481H01L45/04H01L45/1233H01L45/146H01L45/1683
    • A nonvolatile semiconductor memory apparatus (10) of the present invention comprises a substrate (10), lower-layer electrode wires (15) provided on the substrate (11), an interlayer insulating layer (16) which is disposed on the substrate (11) including the lower-layer electrode wires (15) and is provided with contact holes at locations respectively opposite to the lower-layer electrode wires (15), resistance variable layers (18) which are respectively connected to the lower-layer electrode wires (15); and non-ohmic devices (20) which are respectively provided on the resistance variable layers (18) such that the non-ohmic devices are respectively connected to the resistance variable layers (18). The non-ohmic devices (20) each has a laminated-layer structure including plural semiconductor layers, a laminated-layer structure including a metal electrode layer and an insulator layer, or a laminated-layer structure including a metal electrode layer and a semiconductor layer. One layer of the laminated-layer structure is embedded to fill each of the contact holes and the semiconductor layer or the insulator layer which is the other layer of the laminated-layer structure has a larger area than an opening of each of the contact holes and is provided on the interlayer insulating layer (16).
    • 本发明的非易失性半导体存储装置(10)具备基板(10),设置在基板(11)上的下层电极布线(15),设置在基板(11)上的层间绝缘层(16) ),并且在分别与下层电极线(15)相对的位置设置接触孔,电阻变化层(18)分别与下层电极线(15)连接 15); 和非欧姆器件(20),其分别设置在电阻变化层(18)上,使得非欧姆器件分别连接到电阻变化层(18)。 非欧姆装置(20)各自具有包括多个半导体层的层叠层结构,包括金属电极层和绝缘体层的层叠层结构,或者包括金属电极层和半导体层的层叠层结构 。 嵌入层叠层结构的一层以填充每个接触孔,作为层叠层结构的另一层的半导体层或绝缘体层的面积比每个接触孔的开口大, 设置在层间绝缘层(16)上。
    • 3. 发明授权
    • Nonvolatile memory element, nonvolatile memory element array, and method for manufacturing nonvolatile memory element
    • 非易失性存储元件,非易失性存储元件阵列和用于制造非易失性存储元件的方法
    • US08093578B2
    • 2012-01-10
    • US12513638
    • 2007-11-16
    • Takeshi TakagiTakumi Mikawa
    • Takeshi TakagiTakumi Mikawa
    • H01L27/10H01L21/02
    • H01L27/101H01L27/1021H01L27/2409H01L27/2418H01L27/2463H01L45/04H01L45/1233H01L45/146H01L45/1683
    • The present invention is configured such that a resistance variable element (16) and a rectifying element (20) are formed on a substrate (12). The resistance variable element (16) is configured such that a resistance variable layer (14) made of a metal oxide material is sandwiched between a lower electrode (13) and an upper electrode (15). The rectifying element (20) is connected to the resistance variable element (16), and is configured such that a blocking layer (18) is sandwiched between a first electrode layer (17) located on a lower side of the blocking layer (18) and a second electrode layer (19) located on an upper side of the blocking layer (18). The resistance variable element (16) and the rectifying element (20) are connected to each other in series in a thickness direction of the resistance variable layer (14), and the blocking layer (18) is formed as a barrier layer having a hydrogen barrier property.
    • 本发明被构造成使得在基板(12)上形成电阻可变元件(16)和整流元件(20)。 电阻可变元件(16)被构造为使得由金属氧化物材料制成的电阻变化层(14)夹在下电极(13)和上电极(15)之间。 整流元件(20)连接到电阻可变元件(16),并且被构造为使阻挡层(18)夹在位于阻挡层(18)的下侧的第一电极层(17)之间, 以及位于阻挡层(18)的上侧的第二电极层(19)。 电阻可变元件(16)和整流元件(20)在电阻变化层(14)的厚度方向上串联连接,并且阻挡层(18)形成为具有氢的阻挡层 屏障属性。
    • 5. 发明授权
    • Nonvolatile semiconductor memory apparatus and manufacturing method thereof
    • 非易失性半导体存储装置及其制造方法
    • US08559205B2
    • 2013-10-15
    • US13563321
    • 2012-07-31
    • Takumi MikawaTakeshi Takagi
    • Takumi MikawaTakeshi Takagi
    • G11C17/00
    • H01L27/101G11C13/0007G11C2213/32G11C2213/72G11C2213/73H01L27/0688H01L27/112H01L27/115H01L27/2409H01L27/2418H01L27/2463H01L27/2481H01L45/04H01L45/1233H01L45/146H01L45/1683
    • A nonvolatile semiconductor memory apparatus including a substrate, lower-layer electrode wires provided on the substrate, an interlayer insulating layer provided with contact holes at locations respectively opposite to the lower-layer electrode wires, resistance variable layers which are respectively connected to the lower-layer electrode wires; and non-ohmic devices which are respectively provided on the resistance variable layers. The non-ohmic devices each has a laminated-layer structure including plural semiconductor layers, a laminated-layer structure including a metal electrode layer and an insulator layer, or a laminated-layer structure including a metal electrode layer and a semiconductor layer. One layer of the laminated-layer structure is embedded to fill each of the contact holes and the semiconductor layer or the insulator layer which is the other layer of the laminated-layer structure has a larger area than an opening of each of the contact holes and is provided on the interlayer insulating layer.
    • 一种非易失性半导体存储装置,包括基板,设置在基板上的下层电极布线,在与下层电极布线分别相对的位置设置有接触孔的层间绝缘层,分别与下层电极布线连接的电阻变化层, 层电极线; 以及分别设置在电阻变化层上的非欧姆器件。 非欧姆性器件各自具有包括多个半导体层的层压层结构,包括金属电极层和绝缘体层的层叠层结构,或者包括金属电极层和半导体层的层叠结构。 嵌入层叠层结构的一层以填充每个接触孔,作为层叠层结构的另一层的半导体层或绝缘体层的面积比每个接触孔的开口大, 设置在层间绝缘层上。
    • 9. 发明授权
    • Nonvolatile semiconductor memory apparatus and manufacturing method thereof
    • 非易失性半导体存储装置及其制造方法
    • US07915656B2
    • 2011-03-29
    • US12446964
    • 2007-10-22
    • Takumi MikawaTakeshi Takagi
    • Takumi MikawaTakeshi Takagi
    • H01L27/108H01L29/76H01L29/94H01L31/119H01L21/20
    • H01L27/101H01L27/24
    • A nonvolatile semiconductor memory apparatus (10) of the present invention comprises a semiconductor substrate (11), an active element forming region provided on the semiconductor substrate (11) and including a plurality of active elements (12), a wire forming region which is provided on the active element forming region to electrically connect the active elements (12) and includes plural layers of semiconductor electrode wires (15, 16), a memory portion forming region (100) which is provided above the wire forming region and provided with memory portions (26) arranged in matrix, a resistance value of each of the memory portions changing according to electric pulses applied, and an oxygen barrier layer (17) which is provided between the memory portion forming region (100) and the wire forming region so as to extend continuously over at least an entire of the memory portion forming region (100).
    • 本发明的非易失性半导体存储器件(10)包括半导体衬底(11),设置在半导体衬底(11)上并包括多个有源元件(12)的有源元件形成区域, 设置在有源元件形成区域上以电连接有源元件(12)并且包括多层半导体电极线(15,16),存储部形成区域(100),其设置在线形成区域的上方并设置有存储器 布置成矩阵的部分(26),每个存储部分的电阻值根据施加的电脉冲而变化,以及设置在存储部分形成区域(100)和线形成区域之间的氧阻挡层(17),从而 以在至少整个存储部分形成区域(100)上连续地延伸。