会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Synchronized clock generating apparatus
    • 同步时钟发生装置
    • US5491438A
    • 1996-02-13
    • US289837
    • 1994-08-12
    • Yukio MiyazakiTakenori OkitakaMakoto HatakenakaJunji Mano
    • Yukio MiyazakiTakenori OkitakaMakoto HatakenakaJunji Mano
    • G06F1/10H03K5/00H03K5/13H04L7/033H03L7/00
    • H04L7/0338G06F1/10H03K5/133H03K2005/00234
    • A synchronized clock generating apparatus includes a delayed clock generating circuit including a plurality of serially connected delaying elements for generating delayed clock signals delayed successively relative to an incoming basic clock signal. Storage means includes a plurality of storage elements storing therein a predetermined level in response to transitions occurring in associated ones of said basic and delayed clock signals after a trigger signal which is asynchronous with the basic clock signal is applied thereto. A clock selection logic circuit is controlled by the output signal of the storage means for detecting the clock signal transition occurring closest in time to the application of the asynchronous trigger signal, and for selecting a desired one of said clock signals, based on the result of the detection, as a synchronized clock signal output.
    • 同步时钟发生装置包括延迟时钟产生电路,其包括多个串行连接的延迟元件,用于产生相对于输入的基本时钟信号连续延迟的延迟时钟信号。 存储装置包括多个存储元件,其中,在施加与基本时钟信号异步的触发信号之后,响应于在相关联的所述基本和延迟的时钟信号中发生的转换,存储其中的预定电平。 时钟选择逻辑电路由存储装置的输出信号控制,用于检测在施加异步触发信号时在时间上最近发生的时钟信号转换,并且基于所述时钟信号的结果来选择期望的一个时钟信号 检测,作为同步时钟信号输出。
    • 3. 发明授权
    • Three-state complementary field effect integrated circuit
    • 三态互补场效应集成电路
    • US4837463A
    • 1989-06-06
    • US129940
    • 1987-12-03
    • Takenori OkitakaYukio Miyazaki
    • Takenori OkitakaYukio Miyazaki
    • H03K19/00H03K19/003H03K19/0185H03K19/094
    • H03K19/00361H03K19/0013H03K19/09429
    • A three-state complementary field effect integrated circuit comprises an output pre-stage circuit (11) connected to an input terminal (1) and a first and second control input (6, 5) and comprising a series connection of a first switching circuit (9), a second switching circuit (7, 8) having resistances (P5, N5) and a third switching means (10); an output circuit (12) comprising a series connection of a p type and an n type field effect transistors (P1, N1) with capacitors (C1, C2) connected between respective gates and the ground (GND). When the voltages of H and L level are applied to the first and second control input (6, 5), the resistance (P5, N5) comprised in the second switching means and the capacitors (C1, C2) connected to the gates of the transistors constitute integrating circuits. When the output voltage changes, the transistors (P1, N1) are prevented from simultaneously turning on, whereby a through current flowing into the output circuit is prevented.
    • 三态互补场效应集成电路包括连接到输入端(1)的输出前级电路(11)和第一和第二控制输入(6,5),并且包括第一开关电路 9),具有电阻(P5,N5)和第三开关装置(10)的第二开关电路(7,8)。 输出电路(12),其包括p型串联连接和n型场效应晶体管(P1,N1),其中电容器(C1,C2)连接在各个栅极和地(GND)之间。 当将H和L电平的电压施加到第一和第二控制输入端(6,5)时,包括在第二开关装置中的电阻(P5,N5)和连接到第二开关装置的栅极的电容器(C1,C2) 晶体管构成积分电路。 当输出电压变化时,防止晶体管(P1,N1)同时导通,从而防止流入输出电路的贯通电流。
    • 5. 发明授权
    • Three-state complementary MOS integrated circuit
    • 三态互补MOS集成电路
    • US4804867A
    • 1989-02-14
    • US119086
    • 1987-11-10
    • Takenori OkitakaYukio Miyazaki
    • Takenori OkitakaYukio Miyazaki
    • H03K19/0175H03K19/00H03K19/003H03K19/094H03K19/096H03K3/295H03K3/354H03K4/48H03K17/16
    • H03K19/0013H03K19/09429
    • In a three-state complementary MOS integrated circuit having an output circuit comprising a P-channel MOS transistor and an N-channel MOS transistor, part of a pre-output stage circuit between the gate inputs of the P-channel MOS transistor and the N-channel MOS transistor of the output circuit comprises a parallel circuit of a first series circuit and a second series circuit, each of the first series circuits comprising a P-channel MOS transistor to which the control signal is applied and an N-channel MOS transistor to which the in inverted control signal is applied. When the control signal and the inverted control signal are at the same potential, either the P-channel MOS transistors or the N-channel MOS transistors of the parallel circuit are off. Accordingly totempole current through the pre-output stage circuit is avoided.
    • 在具有P沟道MOS晶体管和N沟道MOS晶体管的输出电路的三态互补MOS集成电路中,P沟道MOS晶体管的栅极输入端与N沟道MOS晶体管之间的预输出级电路的一部分 输出电路的通道MOS晶体管包括第一串联电路和第二串联电路的并联电路,每个第一串联电路包括施加控制信号的P沟道MOS晶体管和N沟道MOS晶体管 其中施加了反相控制信号。 当控制信号和反相控制信号处于相同的电位时,并联电路的P沟道MOS晶体管或N沟道MOS晶体管都截止。 因此避免了通过预输出级电路的电流电流。
    • 6. 发明授权
    • Static random access memory allowing reading angle rotation
    • 静态随机存取存储器允许读取角度旋转
    • US5424995A
    • 1995-06-13
    • US894149
    • 1992-06-04
    • Yukio MiyazakiTakenori Okitaka
    • Yukio MiyazakiTakenori Okitaka
    • G11C11/41G11C8/16G11C11/413G11C8/00
    • G11C8/16
    • A plurality of first word lines are connected to a first word selector, and a plurality of second word lines are connected to a second word selector. A plurality of first bit lines are connected to a first bit selector, and a plurality of second bit lines are connected to a second bit selector. Each memory cell includes two inverters and first and second access gates. Each memory cell is connected to the first word line, the second word line, the first bit line and the second bit line. In data writing, data is written to a node through the first access gate. In data reading, data at the node or node is read through either the first or the second access gate.
    • 多个第一字线连接到第一字选择器,并且多个第二字线连接到第二字选择器。 多个第一位线连接到第一位选择器,并且多个第二位线连接到第二位选择器。 每个存储单元包括两个反相器和第一和第二存取门。 每个存储单元连接到第一字线,第二字线,第一位线和第二位线。 在数据写入时,通过第一个访问门口将数据写入节点。 在数据读取中,通过第一或第二访问门读取节点或节点处的数据。
    • 9. 发明申请
    • Point of Interest Search Device and Point of Interest Search Method
    • 兴趣点搜索设备和兴趣点搜索方法
    • US20090271400A1
    • 2009-10-29
    • US12431459
    • 2009-04-28
    • Takayuki UCHIDAYukihiro KawamataYukio MiyazakiOsamu Tomobe
    • Takayuki UCHIDAYukihiro KawamataYukio MiyazakiOsamu Tomobe
    • G06F17/30G01C21/34
    • G01C21/3611G01C21/32G01C21/3679
    • A point of interest (POI) search device includes: a static POI data storage means for storing therein a static POI data registered in advance; an added POI data storage means for storing therein an added POI data added or changed; a deleted POI data storage means for storing therein a deleted POI data for identifying a POI data which is not subjected to a search anymore, among the static POI data; a search keyword setting means; a computation switch means for computing the number of POI data matching the search keyword from among the static POI data and switching a computation processing of computing the number of POI data according to the computed number of POI data; and a POI search means for computing the number of POI data, using at least the static POI data and the added POI data according to the switched computation processing.
    • 兴趣点(POI)搜索装置包括:静态POI数据存储装置,用于在其中存储预先登记的静态POI数据; 添加的POI数据存储装置,用于在其中存储添加或改变的添加的POI数据; 删除的POI数据存储装置,用于在静态POI数据中存储用于识别不再进行搜索的POI数据的删除的POI数据; 搜索关键字设置方式; 计算切换装置,用于根据计算出的POI数据,计算从静态POI数据中与搜索关键字匹配的POI数据的数量,并切换计算POI数据的数量的计算处理; 以及用于根据切换的计算处理使用至少静态POI数据和所添加的POI数据来计算POI数据的数量的POI搜索​​装置。