会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Techniques for adjusting periodic signals based on data detection
    • 基于数据检测调整周期信号的技术
    • US08671305B1
    • 2014-03-11
    • US13175604
    • 2011-07-01
    • Shou-Po ShihTim Tri HoangKazi Asaduzzaman
    • Shou-Po ShihTim Tri HoangKazi Asaduzzaman
    • G06F1/04G06F1/12
    • H04B10/6165H03L7/0807H03L7/087H03L7/099H03L7/14H04L7/0004H04L7/0083H04L7/033
    • A circuit includes a phase detector circuit, a phase frequency detector circuit, a data detection circuit, a multiplexer circuit, and a clock signal generation circuit. The phase detector circuit is operable to generate a first phase detection signal based on a data signal and a first periodic signal. The phase frequency detector circuit is operable to generate a second phase detection signal based on second and third periodic signals. The data detection circuit is operable to generate a data detection signal based on the first phase detection signal. A multiplexer circuit is operable to provide one of the first and the second phase detection signals as a selected signal based on the data detection signal. The periodic signal generation circuit is operable to cause adjustments to phases of the first and the second periodic signals based on the selected signal.
    • 电路包括相位检测器电路,相位频率检测器电路,数据检测电路,多路复用器电路和时钟信号发生电路。 相位检测器电路可操作以基于数据信号和第一周期信号产生第一相位检测信号。 相位频率检测器电路可操作以基于第二和第三周期信号产生第二相位检测信号。 数据检测电路可操作以基于第一相位检测信号产生数据检测信号。 多路复用器电路可操作以基于数据检测信号提供第一和第二相位检测信号中的一个作为选择的信号。 周期信号产生电路可操作以基于所选择的信号来调整第一和第二周期信号的相位。
    • 6. 发明授权
    • Techniques for reconfiguring programmable circuit blocks
    • 重新配置可编程电路块的技术
    • US07532029B1
    • 2009-05-12
    • US11737079
    • 2007-04-18
    • Kazi AsaduzzamanLeon ZhengSergey ShumarayevTim Tri Hoang
    • Kazi AsaduzzamanLeon ZhengSergey ShumarayevTim Tri Hoang
    • H03K19/173H03L7/00
    • H03K19/1733H03K19/17752H03L7/081H03L7/0898H03L7/093H03L7/0996H03L7/18
    • Techniques are provided for dynamically reconfiguring programmable circuit blocks on integrated circuits during user mode. First configuration bits are loaded from first configuration scan registers into second configuration scan registers during configuration mode. The first configuration bits are used to configure programmable settings of a programmable circuit block. During user mode, second configuration bits are transmitted from a pin to the second configuration scan registers without transferring the second configuration bits through the first configuration scan registers. The second configuration bits are used to reconfigure the programmable settings of the programmable circuit block during the user mode. Also, phase shift circuitry can dynamically shift the phase of an output clock signal by selecting a different input clock signal. The phase shift circuitry has a delay circuit that allows the phase of a high frequency clock signal to be shifted without causing glitches in the clock signal.
    • 提供技术用于在用户模式期间动态地重新配置集成电路上的可编程电路块。 在配置模式下,第一个配置位从第一个配置扫描寄存器加载到第二个配置扫描寄存器中。 第一个配置位用于配置可编程电路块的可编程设置。 在用户模式期间,第二配置位从引脚传输到第二配置扫描寄存器,而不通过第一配置扫描寄存器传输第二配置位。 第二个配置位用于在用户模式期间重新配置可编程电路块的可编程设置。 此外,相移电路可以通过选择不同的输入时钟信号来动态地移位输出时钟信号的相位。 相移电路具有允许高频时钟信号的相位被移位而不引起时钟信号的毛刺的延迟电路。
    • 8. 发明授权
    • Loop circuits that reduce bandwidth variations
    • 减少带宽变化的环路电路
    • US07602255B1
    • 2009-10-13
    • US11861144
    • 2007-09-25
    • Kang-Wei LaiNinh D. NgoKazi AsaduzzamanMian Z. SmithWanli ChangTim Tri Hoang
    • Kang-Wei LaiNinh D. NgoKazi AsaduzzamanMian Z. SmithWanli ChangTim Tri Hoang
    • H03L7/00
    • H03L7/0895H03L7/0812
    • A feedback loop, such as a phase-locked loop, on an integrated circuit has a detector, a charge pump, and a loop filter. The charge pump adjusts its output current in response to variations in a process of the integrated circuit to reduce variations in the loop bandwidth. The charge pump also adjusts its output current in response to variations in a resistance of a resistor in the loop filter to reduce variations in the loop bandwidth. The charge pump can also adjust its output current in response to variations in a temperature of the integrated circuit to reduce variations in the loop bandwidth. A delay-locked loop on an integrated circuit has a phase detector and a charge pump. The charge pump adjusts its output current in response to variations in the temperature and the process of the integrated circuit to reduce changes in the loop bandwidth.
    • 在集成电路上的反馈回路(例如锁相环)具有检测器,电荷泵和环路滤波器。 电荷泵响应于集成电路的过程中的变化来调节其输出电流,以减少环路带宽的变化。 电荷泵还响应于环路滤波器中的电阻器的电阻的变化来调整其输出电流,以减少环路带宽的变化。 电荷泵还可以响应于集成电路的温度变化来调节其输出电流,以减少环路带宽的变化。 集成电路上的延迟锁定环路具有相位检测器和电荷泵。 电荷泵响应于集成电路的温度和过程的变化来调整其输出电流,以减少环路带宽的变化。
    • 10. 发明授权
    • Clock data recovery circuitry with dynamic support for changing data rates and a dynamically adjustable PPM detector
    • 时钟数据恢复电路,动态支持数据速率的变化和动态调整的PPM探测器
    • US07555087B1
    • 2009-06-30
    • US12027909
    • 2008-02-07
    • Kazi AsaduzzamanWilson Wong
    • Kazi AsaduzzamanWilson Wong
    • H04L7/02
    • H04L7/0338H03L7/0807H03L7/087
    • Clock data recovery (CDR) circuitry can be provided with dynamic support for changing data rates caused by the interfacing of different protocols. The CDR circuitry, which operates in reference clock mode and data mode, can be controlled by two control signals that signal the CDR circuitry to automatically switch between reference clock mode and data mode, to operate only in reference clock mode, or to operate only in data mode. The control signals can be set by a programmable logic device (PLD), by circuitry external to the PLD, or by user input. A dynamically adjustable parts per million (PPM) detector can also be provided in the CDR circuitry to signal when processing of data during the reference clock mode is completed.
    • 可以为时钟数据恢复(CDR)电路提供动态支持,以改变由不同协议的接口引起的数据速率。 以参考时钟模式和数据模式工作的CDR电路可以由两个控制信号控制,这两个信号指示CDR电路在参考时钟模式和数据模式之间自动切换,仅在参考时钟模式下工作,或仅在 数据模式。 控制信号可由可编程逻辑器件(PLD),PLD外部电路或用户输入设置。 也可以在CDR电路中提供动态可调节的百万分之一(PPM)检测器,以在参考时钟模式完成期间处理数据时发出信号。