会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明公开
    • HIGH SPEED RIPPLE ADDER
    • US20240256222A1
    • 2024-08-01
    • US18423214
    • 2024-01-25
    • Sehat Sutardja
    • Sehat Sutardja
    • G06F7/506H03K19/00
    • G06F7/506H03K19/00
    • Apparatus and method to logically process signals representative of multiple-bit numbers include successively delaying applications of the bit-representative signals to logical processing stages from associated input registers by a delay interval between input registers that is substantially equal to the processing delay interval per bit-level of the logical processing stage. In this way, successively more significant bits of each of plural numbers being logically processed are validly available for processing at each bit-level logic stage after a delay. At least one of the bit-representative signals is inverted prior to the input registers or prior to processing by the logical processing stage. The delay is reduced by omitting an inverting function in a carry circuit associated with at least one logical processing stage. Similarly, output registers for latching the logic output of each bit-level logic stage are clocked at successively delayed intervals substantially equal to the processing delay interval.
    • 8. 发明授权
    • Intelligent PHY with security detection for ethernet networks
    • 智能PHY与以太网网络的安全检测
    • US08839405B2
    • 2014-09-16
    • US13571870
    • 2012-08-10
    • Sehat SutardjaTsahi DanielDimitry Melts
    • Sehat SutardjaTsahi DanielDimitry Melts
    • H04L29/06
    • H04L63/02H04L12/2878H04L63/105H04L63/162
    • A physical layer device includes memory, a memory control module, and a physical layer module. The memory control module is configured to control access to the memory. The physical layer module is configured to store packets in the memory via the memory control module. The physical layer module includes an interface configured to receive the packets from a network device via a network and an interface bus. The interface bus includes at least one of a control module and a regular expression module. The at least one of the control module and the regular expression module is configured to inspect the packets to determine a security level of the packets. A network interface is configured to, based on the security level, provide the packets to a device separate from the physical layer device.
    • 物理层设备包括存储器,存储器控制模块和物理层模块。 存储器控制模块被配置为控制对存储器的访问。 物理层模块被配置为经由存储器控制模块将数据包存储在存储器中。 物理层模块包括经由网络和接口总线从网络设备接收分组的接口。 接口总线包括控制模块和正则表达式模块中的至少一个。 控制模块和正则表达模块中的至少一个被配置为检查分组以确定分组的安全级别。 网络接口被配置为基于安全级别将分组提供给与物理层设备分离的设备。
    • 10. 发明授权
    • Techniques to improve the stress issue in cascode power amplifier design
    • 改进共源共模功率放大器设计中的应力问题的技术
    • US08717103B2
    • 2014-05-06
    • US13336857
    • 2011-12-23
    • Poh Boon LeongPing SongSehat Sutardja
    • Poh Boon LeongPing SongSehat Sutardja
    • H03F3/04
    • H03F3/265H03F1/223H03F3/193H03F3/245H03F2200/306H03F2200/408H03F2200/534H03F2200/537H03F2200/541
    • An amplifier includes a first transistor, and a first inductor disposed between the first transistor and a voltage source. A first output node is between the first transistor and the first inductor. The amplifier further includes a second inductor disposed between the first transistor and ground. The amplifier further includes a second transistor, and a third inductor disposed between the second transistor and a ground. A second output node is between the second transistor and the third inductor. The amplifier further includes a fourth inductor disposed between the second transistor and the voltage source. The amplifier further includes a first capacitor disposed between the first output node and the second output node, and a second capacitor disposed between a first mid-node, which is between the first transistor and the first inductor, and a second mid-node, which is between the second transistor and fourth inductor.
    • 放大器包括第一晶体管和设置在第一晶体管和电压源之间的第一电感器。 第一输出节点位于第一晶体管和第一电感器之间。 放大器还包括设置在第一晶体管和地之间的第二电感器。 放大器还包括第二晶体管,以及设置在第二晶体管和地之间的第三电感器。 第二输出节点在第二晶体管和第三电感之间。 放大器还包括设置在第二晶体管和电压源之间的第四电感器。 所述放大器还包括设置在所述第一输出节点和所述第二输出节点之间的第一电容器,以及设置在所述第一晶体管和所述第一电感器之间的第一中间节点和第二中间节点之间的第二电容器, 在第二晶体管和第四电感之间。