会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20080224311A1
    • 2008-09-18
    • US12126681
    • 2008-05-23
    • Satoshi ISAMitsuaki KATAGIRIFumiyuki OSANAI
    • Satoshi ISAMitsuaki KATAGIRIFumiyuki OSANAI
    • H01L23/48
    • H01L23/5286H01L23/3114H01L23/50H01L2924/0002H01L2924/3011H01L2924/00
    • A semiconductor device is disclosed including a data family pad layout wherein an effort is made to contrive layouts of a power lead wire and a ground lead wire to minimize effective inductance in priority to a length of a lead wire between a pad and a solder ball land of a semiconductor chip. Pad layouts are arrayed in two rows and one unit of the pad layout is configured such that a data power source and ground are adjacent to each other or one data is inserted between the data power source and the ground. Such configurations decrease mutual inductance between the data power sources and increase mutual inductance between the data power source and the ground causing reduction in effective inductance between the data power source and the ground with the resultant minimization of power and ground noises.
    • 公开了一种半导体器件,其包括数据族焊盘布局,其中努力设计电源引线和接地引线的布局,以将焊盘和焊球焊盘之间的引线的长度优先于最小化有效电感 的半导体芯片。 焊盘布局排列成两行,并且焊盘布局的一个单位被配置为使得数据电源和接地彼此相邻或者在数据电源和地之间插入一个数据。 这样的配置减少数据电源之间的互感,并增加数据电源和地之间的互感,从而导致数据电源与地之间的有效电感的降低,从而导致功率和接地噪声的最小化。