会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Semiconductor device
    • 半导体器件
    • US20060237819A1
    • 2006-10-26
    • US11407323
    • 2006-04-20
    • Kuniko KikutaMasayuki FurumiyaRyota YamamotoMakoto Nakayama
    • Kuniko KikutaMasayuki FurumiyaRyota YamamotoMakoto Nakayama
    • H01L29/00
    • H01L23/5223H01L28/60H01L2924/0002H01L2924/00
    • A semiconductor device includes a capacitor with an MIM structure, by which the dimensional accuracy of the device is improved, and a stable capacitance value is given. The semiconductor device 100 includes: a semiconductor substrate 102; a capacitor forming region 130 in which an MIM capacitor is formed, which has an insulating interlayer 104 formed on the semiconductor substrate 102, a first electrode 110, and a second electrode 112, and the first electrode 110 and the second electrode 112 are arranged facing each other through the insulating interlayer 104; and a shielding region 132 which includes a plurality of shielding electrodes 114 formed in the outer edge of the capacitor forming region 130 and, at the same time, set at a predetermined potential in the same layer as that of the MIM capacitor on the semiconductor substrate 102, and shields the capacitor forming region 130 from other regions.
    • 半导体器件包括具有MIM结构的电容器,通过该电容器提高器件的尺寸精度,并给出稳定的电容值。 半导体器件100包括:半导体衬底102; 形成有MIM电容器的电容器形成区域130,其具有形成在半导体衬底102上的绝缘中间层104,第一电极110和第二电极112,并且第一电极110和第二电极112面向 彼此通过绝缘夹层104; 以及屏蔽区域132,其包括形成在电容器形成区域130的外边缘中的多个屏蔽电极114,并且同时在与半导体衬底上的MIM电容器相同的层中设定预定电位 102,并且将电容器形成区域130与其他区域屏蔽。
    • 3. 发明申请
    • Semiconductor device
    • 半导体器件
    • US20060180871A1
    • 2006-08-17
    • US11338641
    • 2006-01-25
    • Ryota YamamotoKuniko Kikuta
    • Ryota YamamotoKuniko Kikuta
    • H01L29/76
    • H01L21/823878H01L21/761H01L21/823892H01L27/0928
    • An N-type deep well is used to protect a circuit from a noise. However, a noise with a high frequency propagates through the N-type deep well, and as a result, the circuit that should be protected malfunctions. To reduce the area of the N-type deep well. For instance, in the present invention, a semiconductor device comprises a semiconductor substrate of a first conductivity type, a digital circuit part and an analog circuit part provided on the semiconductor substrate, a plurality of wells of the first conductivity type formed in either the analog circuit part or the digital circuit part, and a first deep well of a second conductivity type, which is the opposite conductivity type to the first conductivity type, isolating some of the plurality of wells from the semiconductor substrate.
    • N型深井用于保护电路免受噪音。 然而,高频噪声通过N型深井传播,因此应保护的电路发生故障。 减少N型深井的面积。 例如,在本发明中,半导体器件包括第一导电类型的半导体衬底,设置在半导体衬底上的数字电路部分和模拟电路部分,第一导电类型的多个阱形成于模拟 电路部分或数字电路部分,以及与第一导电类型相反的导电类型的第二导电类型的第一深阱,从半导体衬底隔离多个阱中的一些。
    • 8. 发明授权
    • Semiconductor device
    • 半导体器件
    • US07663207B2
    • 2010-02-16
    • US11407323
    • 2006-04-20
    • Kuniko KikutaMasayuki FurumiyaRyota YamamotoMakoto Nakayama
    • Kuniko KikutaMasayuki FurumiyaRyota YamamotoMakoto Nakayama
    • H01L29/00
    • H01L23/5223H01L28/60H01L2924/0002H01L2924/00
    • A semiconductor device includes a capacitor with an MIM structure, by which the dimensional accuracy of the device is improved, and a stable capacitance value is given. The semiconductor device 100 includes: a semiconductor substrate 102; a capacitor forming region 130 in which an MIM capacitor is formed, which has an insulating interlayer 104 formed on the semiconductor substrate 102, a first electrode 110, and a second electrode 112, and the first electrode 110 and the second electrode 112 are arranged facing each other through the insulating interlayer 104; and a shielding region 132 which includes a plurality of shielding electrodes 114 formed in the outer edge of the capacitor forming region 130 and, at the same time, set at a predetermined potential in the same layer as that of the MIM capacitor on the semiconductor substrate 102, and shields the capacitor forming region 130 from other regions.
    • 半导体器件包括具有MIM结构的电容器,通过该电容器提高器件的尺寸精度,并给出稳定的电容值。 半导体器件100包括:半导体衬底102; 形成有MIM电容器的电容器形成区域130,其具有形成在半导体衬底102上的绝缘中间层104,第一电极110和第二电极112,并且第一电极110和第二电极112面向 彼此通过绝缘夹层104; 以及屏蔽区域132,其包括形成在电容器形成区域130的外边缘中的多个屏蔽电极114,并且同时在与半导体衬底上的MIM电容器相同的层中设定预定电位 102,并且将电容器形成区域130与其他区域屏蔽。
    • 9. 发明授权
    • Semiconductor device having analog and digital circuits
    • 具有模拟和数字电路的半导体器件
    • US07554158B2
    • 2009-06-30
    • US11338641
    • 2006-01-25
    • Ryota YamamotoKuniko Kikuta
    • Ryota YamamotoKuniko Kikuta
    • H01L29/76
    • H01L21/823878H01L21/761H01L21/823892H01L27/0928
    • An N-type deep well is used to protect a circuit from a noise. However, a noise with a high frequency propagates through the N-type deep well, and as a result, the circuit that should be protected malfunctions. To reduce the area of the N-type deep well. For instance, in the present invention, a semiconductor device comprises a semiconductor substrate of a first conductivity type, a digital circuit part and an analog circuit part provided on the semiconductor substrate, a plurality of wells of the first conductivity type formed in either the analog circuit part or the digital circuit part, and a first deep well of a second conductivity type, which is the opposite conductivity type to the first conductivity type, isolating some of the plurality of wells from the semiconductor substrate.
    • N型深井用于保护电路免受噪音。 然而,高频噪声通过N型深井传播,因此应保护的电路发生故障。 减少N型深井的面积。 例如,在本发明中,半导体器件包括第一导电类型的半导体衬底,设置在半导体衬底上的数字电路部分和模拟电路部分,第一导电类型的多个阱形成于模拟 电路部分或数字电路部分,以及与第一导电类型相反的导电类型的第二导电类型的第一深阱,从半导体衬底隔离多个阱中的一些。