会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Semiconductor device with transistor-based fuses and related programming method
    • 具有晶体管保险丝和相关编程方法的半导体器件
    • US08050077B2
    • 2011-11-01
    • US12392645
    • 2009-02-25
    • Ruigang LiDavid Donggang WuJames F. BullerJingrong Zhou
    • Ruigang LiDavid Donggang WuJames F. BullerJingrong Zhou
    • G11C17/18G11C17/16G11C17/14G11C17/08G11C17/00
    • H01L27/112G11C17/16G11C17/18H01H9/50H01H35/24H01H77/101H01L27/11206
    • A transistor-based fuse structure is realized in a semiconductor device having a semiconductor substrate, transistor devices formed on the semiconductor substrate, and the transistor-based fuse structure formed on the semiconductor substrate. The transistor-based fuse structure includes a plurality of transistor-based fuses, and the method begins by selecting, from the plurality of transistor-based fuses, a first target fuse to be programmed for operation in a low-resistance/high-current state, the first target fuse having a first source, a first gate, a first drain, and a first gate insulator layer between the first gate and the semiconductor substrate. The method applies a first set of program voltages to the first source, the first gate, and the first drain to cause breakdown of the first gate insulator layer such that current can flow from the first source to the first gate through the first gate insulator layer, and from the first gate to the first drain through the first gate insulator layer.
    • 在具有半导体衬底的半导体器件,形成在半导体衬底上的晶体管器件和形成在半导体衬底上的基于晶体管的熔丝结构的半导体器件中实现基于晶体管的熔丝结构。 基于晶体管的熔丝结构包括多个基于晶体管的熔丝,并且该方法开始于从多个基于晶体管的熔丝中选择待编程的第一目标熔丝,以在低电阻/高电流状态下工作 所述第一靶保险丝在所述第一栅极和所述半导体衬底之间具有第一源极,第一栅极,第一漏极和第一栅极绝缘体层。 该方法将第一组编程电压施加到第一源极,第一栅极和第一漏极,以引起第一栅极绝缘体层的击穿,使得电流可以通过第一栅极绝缘体层从第一源极流到第一栅极 ,并且通过第一栅极绝缘体层从第一栅极到第一漏极。
    • 5. 发明授权
    • Method of forming transistor devices with different threshold voltages using halo implant shadowing
    • 使用光晕植入物阴影形成具有不同阈值电压的晶体管器件的方法
    • US07598161B2
    • 2009-10-06
    • US11861534
    • 2007-09-26
    • Jingrong ZhouMark MichaelDonna Michael, legal representativeDavid WuJames F. BullerAkif Sultan
    • Jingrong ZhouMark MichaelDavid WuJames F. BullerAkif Sultan
    • H01L21/425
    • H01L21/26513H01L21/26586H01L21/823807H01L29/1083
    • The halo implant technique described herein employs a halo implant mask that creates a halo implant shadowing effect during halo dopant bombardment. A first transistor device structure and a second transistor device structure are formed on a wafer such that they are orthogonally oriented to each other. A common halo implant mask is created with features that prevent halo implantation of the diffusion region of the second transistor device structure during halo implantation of the diffusion region of the first transistor device structure, and with features that prevent halo implantation of the diffusion region of the first transistor device structure during halo implantation of the diffusion region of the second transistor device structure. The orthogonal orientation of the transistor device structures and the pattern of the halo implant mask obviates the need to create multiple implant masks to achieve different threshold voltages for the transistor device structures.
    • 本文描述的光晕植入技术采用在光晕掺杂剂轰击期间产生晕轮植入物阴影效应的光晕注入掩模。 第一晶体管器件结构和第二晶体管器件结构形成在晶片上,使得它们彼此正交地取向。 创建了常见的光晕注入掩模,其特征在于,在第一晶体管器件结构的扩散区域的晕圈注入期间防止第二晶体管器件结构的扩散区域的光晕注入,并且具有防止第 在第二晶体管器件结构的扩散区的晕圈注入期间的第一晶体管器件结构。 晶体管器件结构的正交取向和光晕注入掩模的图案消除了创建多个注入掩模以实现晶体管器件结构的不同阈值电压的需要。
    • 6. 发明授权
    • Distinguishing between dopant and line width variation components
    • 区分掺杂剂和线宽变化组分
    • US07582493B2
    • 2009-09-01
    • US11538872
    • 2006-10-05
    • Akif SultanJames F. BullerDavid Donggang Wu
    • Akif SultanJames F. BullerDavid Donggang Wu
    • H01L21/66
    • H01L22/12H01L22/14
    • A test structure includes first and second pluralities of transistors. The first plurality of transistors includes gate electrodes of a first length. The second plurality of transistors includes gate electrodes of a second length different than the first length. A channel area of the transistors in the first plurality is substantially equal to a channel area of the transistors in the second plurality. A method for using the test structure includes measuring a performance metric of the first and second pluralities of transistors. Variation in the performance metric associated with the first plurality of transistors is compared to variation in the performance metric associated with the second plurality of transistors to identify a random length variation component associated with the first plurality of transistors.
    • 测试结构包括第一和第二多个晶体管。 第一多个晶体管包括第一长度的栅电极。 第二多个晶体管包括与第一长度不同的第二长度的栅电极。 第一多个晶体管的沟道面积基本上等于第二多个晶体管的沟道面积。 使用该测试结构的方法包括测量第一和第二多个晶体管的性能度量。 将与第一多个晶体管相关联的性能度量的变化与与第二多个晶体管相关联的性能度量的变化进行比较,以识别与第一多个晶体管相关联的随机长度变化分量。
    • 7. 发明申请
    • Distinguishing Between Dopant and Line Width Variation Components
    • 区分掺杂剂和线宽变化组分
    • US20080085570A1
    • 2008-04-10
    • US11538872
    • 2006-10-05
    • Akif SultanJames F. BullerDavid Donggang Wu
    • Akif SultanJames F. BullerDavid Donggang Wu
    • H01L21/66
    • H01L22/12H01L22/14
    • A test structure includes first and second pluralities of transistors. The first plurality of transistors includes gate electrodes of a first length. The second plurality of transistors includes gate electrodes of a second length different than the first length. A channel area of the transistors in the first plurality is substantially equal to a channel area of the transistors in the second plurality. A method for using the test structure includes measuring a performance metric of the first and second pluralities of transistors. Variation in the performance metric associated with the first plurality of transistors is compared to variation in the performance metric associated with the second plurality of transistors to identify a random length variation component associated with the first plurality of transistors.
    • 测试结构包括第一和第二多个晶体管。 第一多个晶体管包括第一长度的栅电极。 第二多个晶体管包括与第一长度不同的第二长度的栅电极。 第一多个晶体管的沟道面积基本上等于第二多个晶体管的沟道面积。 使用测试结构的方法包括测量第一和第二多个晶体管的性能度量。 将与第一多个晶体管相关联的性能度量的变化与与第二多个晶体管相关联的性能度量的变化进行比较,以识别与第一多个晶体管相关联的随机长度变化分量。
    • 8. 发明授权
    • Semiconductor device and methods for fabricating same
    • 半导体装置及其制造方法
    • US08076703B2
    • 2011-12-13
    • US12603353
    • 2009-10-21
    • Akif SultanJames F. BullerKaveri Mathur
    • Akif SultanJames F. BullerKaveri Mathur
    • H01L29/78
    • H01L27/1203H01L21/823807H01L21/823878H01L21/84H01L29/7843
    • A semiconductor device is provided which includes a substrate including an inactive region and an active region, a gate electrode structure having portions overlying the active region, a compressive layer overlying the active region, and a tensile layer overlying the inactive region and located outside the active region. The active region has a lateral edge which defines a width of the active region, and a transverse edge which defines a length of the active region. The gate electrode structure includes: a common portion spaced apart from the active region; a plurality of gate electrode finger portions integral with the common portion, and a plurality of fillet portions integral with the common portion and the gate electrode finger portions. A portion of each gate electrode finger portion overlies the active region. The fillet portions are disposed between the common portion and the gate electrode finger portions, and do not overlie the active region. The compressive layer also overlies the gate electrode finger portions, and the tensile layer is disposed adjacent the transverse edge of the active region.
    • 提供了一种半导体器件,其包括:基板,其包括非活性区域和有源区域;栅极电极结构,其具有覆盖有源区域的部分;覆盖有源区域的压缩层;以及覆盖非活性区域并位于有源区域外部的拉伸层 地区。 有源区域具有限定有源区域的宽度的横向边缘和限定有源区域的长度的横向边缘。 栅电极结构包括:与有源区间隔开的公共部分; 与公共部分成一体的多个栅极电极指部,以及与公共部分和栅电极指部分成一体的多个圆角部分。 每个栅电极指部分的一部分覆盖有源区。 圆角部分设置在公共部分和栅极电极指部分之间,并且不覆盖有源区域。 压电层也覆盖在栅极电极指部分上,并且拉伸层邻近有源区的横向边缘设置。