会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Adaptive lock time controller for a frequency synthesizer and method
therefor
    • 用于频率合成器的自适应锁定时间控制器及其方法
    • US5128632A
    • 1992-07-07
    • US700966
    • 1991-05-16
    • Richard A. ErhartOmid TaherniaBarry W. Herold
    • Richard A. ErhartOmid TaherniaBarry W. Herold
    • H03L7/089H03L7/095H03L7/107H03L7/199
    • H03L7/0898H03L7/095H03L7/107H03L7/199Y10S331/02
    • An adaptive lock time controller for a phase locked loop having dividers for generating first and second loop timing signals, a phase detector, a voltage controlled oscillator, and a charging circuit for generating at least a first control signal for converging the output frequency to one or more predetermined frequency channels and a second control signal for maintaining the output frequency substantially constant, comprises a synchronization generator, a phase lock detector, and a control signal selector. The synchronization generator is responsive to the phase detector for synchronizing the phase lock detector. The phase lock detector detects phase locked and unlocked conditions by generating a count representative of the phase difference between the first and second loop timing signals. When the count generated exceeds a predetermined count, a phase locked condition exists, otherwise the loop is unlocked. The control signal selector selects the first control signal during the predetermined time interval when the phase unlocked condition is detected, and the second control signal when the phase locked condition is detected.
    • 一种用于锁相环的自适应锁定时间控制器,具有用于产生第一和第二环路定时信号的分频器,相位检测器,压控振荡器和充电电路,用于产生至少第一控制信号,用于将输出频率收敛到一个或 更多的预定频率信道和用于维持输出频率基本恒定的第二控制信号包括同步发生器,锁相检测器和控制信号选择器。 同步发生器响应于相位检测器以使相位锁定检测器同步。 锁相检测器通过产生表示第一和第二环路定时信号之间的相位差的计数来检测锁相和解锁状态。 当产生的计数超过预定计数时,存在锁相条件,否则循环被解锁。 控制信号选择器在检测到相位解​​锁状态的预定时间间隔期间选择第一控制信号,并且在检测到锁相条件时选择第二控制信号。
    • 2. 发明授权
    • High speed prescaler
    • 高速预分频器
    • US4953187A
    • 1990-08-28
    • US300449
    • 1989-01-23
    • Barry W. HeroldOmid Tahernia
    • Barry W. HeroldOmid Tahernia
    • H03K23/00H03K23/64H03K23/66
    • H03K23/667
    • A high speed CMOS divide by 4/5 prescaler circuit comprises first, second, third, fourth, and fifth inverter stages. When a modulas control signal is low, the prescaler operates as five clocked inverters in series having an output which is fed back to the input of the initial stage. That is, the circuit operates as a five stage clocked ring oscillator wherein only one output changes on each clock edge. When a modulas control signal is high indicating that a divide by four is desired, the counter operates as a five stage ring oscillator for seven clock edges. On the eighth edge, feed forward circuitry forces the last three stages to change states simultaneously.
    • 4/5预分频电路的高速CMOS除法包括第一,第二,第三,第四和第五反相器级。 当调制控制信号为低时,预分频器作为串联的五个时钟反相器工作,该反相器具有反馈到初始级的输入的输出。 也就是说,电路作为五级时钟环形振荡器工作,其中在每个时钟边沿上只有一个输出变化。 当模数控制信号为高电平时,表示需要除以4,则计数器作为七级时钟沿的五级环形振荡器工作。 在第八个边缘,前馈电路强制最后三个阶段同时改变状态。
    • 3. 发明授权
    • Frequency synthesizer with dynamically programmable frequency range of
selected loop bandwith
    • 具有动态可编程频率范围的频率合成器
    • US4901033A
    • 1990-02-13
    • US345809
    • 1989-05-01
    • Barry W. HeroldOmid Tahernia
    • Barry W. HeroldOmid Tahernia
    • H03L7/089H03L7/107H03L7/23
    • H03L7/23H03L7/107H03L7/0898
    • A frequency synthesizer which includes at least one phase lock loop operative in a selected loop bandwidth state includes a dynamically programmable control circuit for setting the frequency range of its selected loop bandwidth state. In another aspect, the frequency synthesizer may include a plurality of phase lock loop circuits; and a common bias circuit programmably operative to generate at least one bias signal which is coupled commonly to the plurality of phase lock loop circuits for setting a common frequency range for the loop bandwidth states of all of the phase lock loop circuits. In still another aspect, the frequency synthesizer includes a phase lock loop circuit; and a bias circuit programmably operative to generate at least one bias signal which is coupled to the phase lock loop circuit for setting a reference frequency range of the loop bandwidth states thereof, the phase lock loop circuit being dynamically programmable to vary the frequency range settings of the loop bandwidth states in relation to the reference frequency range set by the bias circuit.
    • 一种频率合成器,其包括以选定的环路带宽状态工作的至少一个锁相环,包括用于设置其选择的环路带宽状态的频率范围的动态可编程控制电路。 另一方面,频率合成器可以包括多个锁相环电路; 以及公共偏置电路,其可编程地用于产生至少一个偏置信号,所述至少一个偏置信号共同耦合到所述多个锁相环电路,用于设置所有锁相环电路的环路带宽状态的公共频率范围。 另一方面,频率合成器包括锁相环电路; 以及可编程地用于产生耦合到所述锁相环电路的至少一个偏置信号的偏置电路,用于设置其环路带宽状态的参考频率范围,所述锁相环电路是可动态编程的,以改变频率范围设置 环路带宽与由偏置电路设置的参考频率范围有关。
    • 6. 发明授权
    • Synthesized selective call receiver having variable characteristics
    • 具有可变特性的综合选呼接收机
    • US5058204A
    • 1991-10-15
    • US551669
    • 1990-07-13
    • Omid TaherniaWalter L. DavisBarry W. Herold
    • Omid TaherniaWalter L. DavisBarry W. Herold
    • H03J5/02
    • H03J5/0281
    • A paging receiver has a synthesizer for governing the receive frequency. The paging receiving further has characteristics which are varied in response to the receive frequency. These characteristics include varying the bandwidth of a loop filter within a phase lock loop within the synthesizer as well as varying the time in which a detector circuit used to extract a DC level from a recovered audio signal is disabled. Furthermore, the bandwidth of the loop filter is varied in response to switching from a first receive frequency to a second receive frequency in order to provide for either a uniform frequency lock time or for a rapid frequency lock time. Furthermore, the time in which the detector circuit is disabled is correspondingly changed.
    • 寻呼接收机具有用于控制接收频率的合成器。 寻呼接收还具有响应于接收频率而变化的特性。 这些特征包括改变合成器内的锁相环内的环路滤波器的带宽,以及改变用于从恢复的音频信号提取DC电平的检测器电路被禁用的时间。 此外,环路滤波器的带宽响应于从第一接收频率切换到第二接收频​​率而变化,以提供均匀的频率锁定时间或快速频率锁定时间。 此外,检测器电路被禁用的时间相应地改变。
    • 7. 发明授权
    • Frequency synthesizer with improved automatic control of loop bandwidth
selection
    • 频率合成器具有改进的环路带宽选择自动控制
    • US4926141A
    • 1990-05-15
    • US345866
    • 1989-05-01
    • Barry W. HeroldOmid Tahernia
    • Barry W. HeroldOmid Tahernia
    • H03L7/089H03L7/107H03L7/183
    • H03L7/0898H03L7/107H03L7/183
    • A method of and apparatus for automatically selecting one of first and second loop bandwidth states of a phase lock loop circuit of a frequency synthesizer. The phase lock loop circuit is governed by a reference frequency signal and a feedback frequency signal to adjust the frequency of the synthesized frequency signal to a frequency channel setting. Each of the reference and feedback frequency signals include one phase indication per frequency period. The feedback frequency signal is phase and frequency representative of the synthesized frequency signal. The loop bandwidth of the phase lock loop circuit is automatically switched from the first to the second state based on an initial occurrence of three successive phase indications of a selected one of the reference and feedback frequency signals between successive phase indications of the other, and automatically switched back from the second to the first state based on an initial occurrence of two successive phase indications of the other frequency signal between successive phase indications of the selected frequency signal.
    • 一种用于自动选择频率合成器的锁相环电路的第一和第二环路带宽状态之一的方法和装置。 锁相环电路由参考频率信号和反馈频率信号控制,以将合成频率信号的频率调整到频道设置。 每个参考和反馈频率信号包括每个频率周期的一个相位指示。 反馈频率信号是代表合成频率信号的相位和频率。 基于在另一个的连续相位指示之间的参考和反馈频率信号中所选择的一个的三个连续相位指示的初始出现,自相位锁定环电路的回路带宽从第一状态自动切换到第二状态,并且自动地 基于所选频率信号的连续相位指示之间的另一频率信号的两个连续相位指示的初始出现,从第二状态切换回第一状态。
    • 8. 发明授权
    • Frequency synthesizer with an interface controller and buffer memory
    • 具有接口控制器和缓冲存储器的频率合成器
    • US4901036A
    • 1990-02-13
    • US372997
    • 1989-06-29
    • Barry W. HeroldOmid TaherniaWalter L. DavisMario A. Rivas
    • Barry W. HeroldOmid TaherniaWalter L. DavisMario A. Rivas
    • H03L7/18H03J5/02
    • H03J5/0281
    • A frequency synthesizer which has at least one programmably characterized phase lock loop circuit includes a buffer memory and an interface controller responsive to operational codes received from a central controller to direct transfer of data words for characterization of the phase lock loop circuit among the at least one phase lock loop circuit, the buffer memory, and the central controller. In one embodiment, the transfer of data words between the central controller and phase lock loop circuit or buffer memory are performed serially in accordance with a prespecified protocol and governed by a clock signal generated by the central controller. Data word transfers between the buffer memory and at least one phase lock loop circuit may also be performed serially in accordance with a prespecified protocol, but may be governed autonomously by an internal clock signal generated by the frequency synthesizer.
    • 具有至少一个可编程表征的锁相环电路的频率合成器包括缓冲存储器和响应于从中央控制器接收的操作代码的接口控制器,用于引导用于在所述至少一个 锁相环电路,缓冲存储器和中央控制器。 在一个实施例中,数据字在中央控制器和锁相环电路或缓冲存储器之间的传送是根据预先指定的协议进行的,并由中央控制器产生的时钟信号来执行。 缓冲存储器与至少一个锁相环电路之间的数据字传输也可以根据预先指定的协议进行串行执行,但也可以由频率合成器产生的内部时钟信号自主地进行控制。