会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • On-Chip Resistor Calibration For Line Termination
    • 用于线路端接的片上电阻校准
    • US20080024160A1
    • 2008-01-31
    • US11459880
    • 2006-07-25
    • Qing Ou-yangQuan YuMing Qu
    • Qing Ou-yangQuan YuMing Qu
    • H03K19/003
    • H03K19/0005
    • Systems and methods for on-chip resistor calibration are disclosed. A circuit for calibrating a resistance value on an integrated circuit includes a resistor network, a reference voltage generator, a comparator, a servo loop, and a shift register. The resistor network includes a plurality of resistor and switch pairs in parallel. The resistor network further includes a servo resistor in series with a servo resistor switch such that the servo resistor and servo resistor switch are in parallel with the plurality of resistor and switch pairs. The servo loop generates a shift register gating signal and includes a current sample register for storing a current comparator output data value and a previous sample register for storing a previous comparator output data value. The shift register, upon receipt of a shift register gating signal at a first state, inputs the current comparator output data value to shift data bits through the shift register. A data output of each flip flop of the shift register is coupled to and controls an associated controllable switch at the plurality of resistor and switch pairs.
    • 公开了用于片上电阻校准的系统和方法。 用于校准集成电路上的电阻值的电路包括电阻网络,参考电压发生器,比较器,伺服环路和移位寄存器。 电阻网络包括并联的多个电阻器和开关对。 电阻网络还包括与伺服电阻器开关串联的伺服电阻器,使得伺服电阻器和伺服电阻器开关与多个电阻器和开关对并联。 伺服环路产生移位寄存器门控信号,并包括用于存储当前比较器输出数据值的当前采样寄存器和用于存储先前比较器输出数据值的先前采样寄存器。 移位寄存器在第一状态下接收到移位寄存器选通信号时,输入当前比较器输出数据值以通过移位寄存器移位数据位。 移位寄存器的每个触发器的数据输出耦合到并控制多个电阻器和开关对上的相关联的可控开关。
    • 3. 发明授权
    • On-chip resistor calibration for line termination
    • 用于线路端接的片上电阻校准
    • US07382153B2
    • 2008-06-03
    • US11459880
    • 2006-07-25
    • Quing Ou-yangQuan YuMing Qu
    • Quing Ou-yangQuan YuMing Qu
    • H03K17/16
    • H03K19/0005
    • A circuit for calibrating a resistance value on an integrated circuit includes a resistor network, a reference voltage generator, a comparator, a servo loop, and a shift register. The resistor network includes a plurality of resistor and switch pairs in parallel. The resistor network further includes a servo resistor in series with a servo resistor switch such that the servo resistor and servo resistor switch are in parallel with the plurality of resistor and switch pairs. The servo loop generates a shift register gating signal and includes a current sample register for storing a current comparator output data value and a previous sample register for storing a previous comparator output data value. The shift register, upon receipt of a shift register gating signal at a first state, inputs the current comparator output data value to shift data bits through the shift register.
    • 用于校准集成电路上的电阻值的电路包括电阻网络,参考电压发生器,比较器,伺服环路和移位寄存器。 电阻网络包括并联的多个电阻器和开关对。 电阻网络还包括与伺服电阻器开关串联的伺服电阻器,使得伺服电阻器和伺服电阻器开关与多个电阻器和开关对并联。 伺服环路产生移位寄存器门控信号,并包括用于存储当前比较器输出数据值的当前采样寄存器和用于存储先前比较器输出数据值的先前采样寄存器。 移位寄存器在第一状态下接收到移位寄存器选通信号时,输入当前比较器输出数据值以通过移位寄存器移位数据位。
    • 7. 发明授权
    • On die low power high accuracy reference clock generation
    • 低功耗高精度基准时钟生成
    • US08610479B2
    • 2013-12-17
    • US13276269
    • 2011-10-18
    • Kochung LeeQuan YuYuntao ZhuLei XieMing Qu
    • Kochung LeeQuan YuYuntao ZhuLei XieMing Qu
    • G06F1/04
    • H03L7/22
    • A system and method are disclosed for generating a high accuracy and low power on die reference clock. An LC clock is generated on die and a frequency divider lowers the LC clock frequency to a target reference frequency. An RCO clock is generated on die with an unknown initial frequency. The RCO clock and target reference clock are compared to determine in which direction the frequency of the RCO clock should be adjusted to move closer to the target reference frequency. A signal is sent causing a current source or capacitor in the RCO circuit to be modified. Therefore, the RCO clock frequency is adjusted. The RCO circuit is repeatedly adjusted until the RCO clock frequency is sufficiently accurate. The LC clock is disabled to conserve the power that would have been consumed in generating the LC clock.
    • 公开了一种用于在芯片参考时钟上产生高精度和低功耗的系统和方法。 在芯片上产生LC时钟,分频器将LC时钟频率降低到目标参考频率。 在未知的初始频率的芯片上产生RCO时钟。 比较RCO时钟和目标参考时钟,确定在哪个方向上调整RCO时钟的频率以更接近目标参考频率。 发送信号,导致RCO电路中的电流源或电容器被修改。 因此,调整RCO时钟频率。 RCO电路重复调整,直到RCO时钟频率足够准确。 LC时钟被禁用,以节省在生成LC时钟时消耗的功率。
    • 8. 发明申请
    • ON DIE LOW POWER HIGH ACCURACY REFERENCE CLOCK GENERATION
    • ON DIE低功率高精度参考时钟产生
    • US20130093466A1
    • 2013-04-18
    • US13276269
    • 2011-10-18
    • Kochung LeeQuan YuYuntao ZhuLei XieMing Qu
    • Kochung LeeQuan YuYuntao ZhuLei XieMing Qu
    • H03D13/00
    • H03L7/22
    • A system and method are disclosed for generating a high accuracy and low power on die reference clock. An LC clock is generated on die and a frequency divider lowers the LC clock frequency to a target reference frequency. An RCO clock is generated on die with an unknown initial frequency. The RCO clock and target reference clock are compared to determine in which direction the frequency of the RCO clock should be adjusted to move closer to the target reference frequency. A signal is sent causing a current source or capacitor in the RCO circuit to be modified. Therefore, the RCO clock frequency is adjusted. The RCO circuit is repeatedly adjusted until the RCO clock frequency is sufficiently accurate. The LC clock is disabled to conserve the power that would have been consumed in generating the LC clock.
    • 公开了一种用于在芯片参考时钟上产生高精度和低功耗的系统和方法。 在芯片上产生LC时钟,分频器将LC时钟频率降低到目标参考频率。 在未知的初始频率的芯片上产生RCO时钟。 比较RCO时钟和目标参考时钟,确定在哪个方向上调整RCO时钟的频率以更接近目标参考频率。 发送信号,导致RCO电路中的电流源或电容器被修改。 因此,调整RCO时钟频率。 RCO电路重复调整,直到RCO时钟频率足够准确。 LC时钟被禁用,以节省在生成LC时钟时消耗的功率。
    • 9. 发明申请
    • Active Auxiliary Channel Buffering
    • 主动辅助通道缓冲
    • US20110150055A1
    • 2011-06-23
    • US12645240
    • 2009-12-22
    • Ming QuZhengyu YuanKochung Lee
    • Ming QuZhengyu YuanKochung Lee
    • H04B1/38
    • G09G5/006G09G2330/021G09G2350/00G09G2370/045G09G2370/10H04L65/4023H04L65/4092H04L67/34
    • A system and a method for communicating configuration data between a source device and a sink are described. An active buffer receives data from an auxiliary communication channel which communicates data between the source device and the sink device. The active buffer modifies data received from the auxiliary communication channel. For example, the active buffer amplifies the received data or electrically reshapes the received data. The modified data is then transmitted from the active buffer to a destination device. In one embodiment, the auxiliary communication channel is bi-directional and upon receiving data from a first device, the active buffer is modified to permit uni-directional transmission of data from the first device to a second device.
    • 描述用于在源设备和宿之间传送配置数据的系统和方法。 主动缓冲器从辅助通信信道接收数据,该辅助通信信道在源设备和宿设备之间传送数据。 主动缓冲器修改从辅助通信信道接收到的数据。 例如,有源缓冲器放大所接收的数据或电接收数据。 然后将修改的数据从活动缓冲器发送到目的地设备。 在一个实施例中,辅助通信信道是双向的,并且在从第一设备接收数据时,主动缓冲器被修改以允许将数据从第一设备单向传输到第二设备。
    • 10. 发明授权
    • Switched capacitor ripple-smoothing filter
    • 开关电容纹波平滑滤波器
    • US07224213B2
    • 2007-05-29
    • US10841987
    • 2004-05-07
    • Xiang ZhuMing Qu
    • Xiang ZhuMing Qu
    • H03K5/00
    • H03L7/0893H03H19/004H03L7/093
    • A switched-capacitor ripple-smoothing filter includes a first pair of capacitors. The filter is configured such that either capacitor in the first pair may be reset and have a terminal coupled to a first input port and such that the remaining capacitor in the first pair is isolated from the first input port and has the terminal coupled to a first output port while the other capacitor is being charged. The filter further includes a second pair of capacitors, the filter being configured such that either capacitor in the second pair may be reset and have a terminal coupled to a second input port and such that the remaining capacitor in the second pair is isolated from the second input port and has the terminal coupled to a second output port while the other capacitor in the second pair is being charged. Advantageously, the filter is configured such that the capacitors in the first and second pair are reset responsive to the assertion of a single reset signal.
    • 开关电容波纹平滑滤波器包括第一对电容器。 滤波器被配置为使得第一对中的任一电容器可以被复位并且具有耦合到第一输入端口的端子,并且使得第一对中的剩余电容器与第一输入端口隔离,并且将端子耦合到第一 输出端口,而另一个电容器正在充电。 滤波器还包括第二对电容器,滤波器被配置为使得第二对中的电容器可以被复位并且具有耦合到第二输入端口的端子,并且使得第二对中的剩余电容器与第二对隔离 输入端口,并且其端子耦合到第二输出端口,而第二对中的另一个电容器被充电。 有利地,滤波器被配置为使得响应于单个复位信号的断言来复位第一和第二对中的电容器。