会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Integrated approach for design, simulation and verification of monolithic, silicon-based opto-electronic circuits
    • 用于单片硅基光电路的设计,仿真和验证的综合方法
    • US07269809B2
    • 2007-09-11
    • US11159283
    • 2005-06-22
    • Kalpendu ShastriSoham PathakPrakash GothoskarPaulius MosinskisBipin Dama
    • Kalpendu ShastriSoham PathakPrakash GothoskarPaulius MosinskisBipin Dama
    • G06F17/50G06F17/10
    • G06F17/5036G06F17/5068
    • Computer-aided design (CAD) tools are used to perform the integrated design, verification and layout of electrical and optical components in a monolithic, silicon-based electro-optic chip. Separate top-level behavioral logic designs are prepared for the three different types of elements included within the final, silicon-based monolithic structure: (1) digital electronic integrated circuit elements; (2) analog/mixed signal electronic integrated circuit elements; and (3) opto-electronic elements (including passive and active optical elements). Once the behavioral logic design is completed, the results are combined and co-simulated. A physical layout design is developed and verified for each different type of element in the circuit. The separate physical layouts are then co-verified, to assess the properties of the overall physical design. The results of the co-simulation are compared to the results of the co-verification, with alterations made in the logic design and/or the physical layout until the desired operating parameters are obtained. Once the desired results are generated, conventional wafer-level fabrication operations are then considered to provide a final product (“tape out”).
    • 计算机辅助设计(CAD)工具用于在单片硅基电光芯片中执行电气和光学部件的集成设计,验证和布局。 为最终的硅基单片结构中包含的三种不同类型的元件准备了独立的顶级行为逻辑设计:(1)数字电子集成电路元件; (2)模拟/混合信号电子集成电路元件; 和(3)光电元件(包括无源和有源光学元件)。 一旦行为逻辑设计完成,结果将被合并并共同模拟。 为电路中的每种不同类型的元件开发和验证物理布局设计。 然后将单独的物理布局共同验证,以评估整体物理设计的属性。 将共模拟的结果与协同验证的结果进行比较,在逻辑设计和/或物理布局中进行改变,直到获得所需的操作参数。 一旦产生期望的结果,则常规晶圆级制造操作被认为是提供最终产品(“磁带输出”)。
    • 3. 发明申请
    • Integrated approach for design, simulation and verification of monolithic, silicon-based opto-electronic circuits
    • 用于单片硅基光电路的设计,仿真和验证的综合方法
    • US20050289490A1
    • 2005-12-29
    • US11159283
    • 2005-06-22
    • Kalpendu ShastriSoham PathakPrakash GothoskarPaulius MosinskisBipin Dama
    • Kalpendu ShastriSoham PathakPrakash GothoskarPaulius MosinskisBipin Dama
    • G06F17/50G06G7/62
    • G06F17/5036G06F17/5068
    • Computer-aided design (CAD) tools are used to perform the integrated design, verification and layout of electrical and optical components in a monolithic, silicon-based electro-optic chip. Separate top-level behavioral logic designs are prepared for the three different types of elements included within the final, silicon-based monolithic structure: (1) digital electronic integrated circuit elements; (2) analog/mixed signal electronic integrated circuit elements; and (3) opto-electronic elements (including passive and active optical elements). Once the behavioral logic design is completed, the results are combined and co-simulated. A physical layout design is developed and verified for each different type of element in the circuit. The separate physical layouts are then co-verified, to assess the properties of the overall physical design. The results of the co-simulation are compared to the results of the co-verification, with alterations made in the logic design and/or the physical layout until the desired operating parameters are obtained. Once the desired results are generated, conventional wafer-level fabrication operations are then considered to provide a final product (“tape out”).
    • 计算机辅助设计(CAD)工具用于在单片硅基电光芯片中执行电气和光学部件的集成设计,验证和布局。 为最终的硅基单片结构中包含的三种不同类型的元件准备了独立的顶级行为逻辑设计:(1)数字电子集成电路元件; (2)模拟/混合信号电子集成电路元件; 和(3)光电元件(包括无源和有源光学元件)。 一旦行为逻辑设计完成,结果将被合并并共同模拟。 为电路中的每种不同类型的元件开发和验证物理布局设计。 然后将单独的物理布局共同验证,以评估整体物理设计的属性。 将共模拟的结果与协同验证的结果进行比较,在逻辑设计和/或物理布局中进行改变,直到获得所需的操作参数。 一旦产生期望的结果,则常规晶圆级制造操作被认为是提供最终产品(“磁带输出”)。
    • 6. 发明授权
    • Shared-array multiple-output digital-to-analog converter
    • 共享阵列多输出数模转换器
    • US08164499B1
    • 2012-04-24
    • US12813540
    • 2010-06-11
    • Richard BoothPaulius MosinskisPhillip JohnsonDavid Onimus
    • Richard BoothPaulius MosinskisPhillip JohnsonDavid Onimus
    • H03M1/00
    • H03M1/662H03M1/747
    • In an exemplary decision-feedback equalizer (DFE) of a serializer/deserializer (SerDes) receiver, a single current mirror array is shared by multiple current digital-to-analog converter (IDAC) functions. The DFE has an initial amplifier stage that applies an initial coefficient COEFF0 to an input data signal and a number of (e.g., five) additional amplifier stages that apply additional coefficients (e.g., COEFF1-COEFF5) to different delayed versions of the recovered output data stream. The outputs of the initial and multiple additional amplifier stages are summed to generate an equalized data signal that is applied to a clock-and-data recovery (CDR) circuit. Due to certain characteristics of the equalizer function, the multiple additional amplifier stages can be implemented using a single shared current mirror array, which save significant amounts of chip area compared to conventional implementations in which each additional amplifier stage has its own dedicated current mirror array.
    • 在串行器/解串器(SerDes)接收器的示例性判决反馈均衡器(DFE)中,单个电流镜阵列由多个当前数模转换器(IDAC)功能共享。 DFE具有初始放大器级,其将初始系数COEFF0应用于输入数据信号和将附加系数(例如,COEFF1-COEFF5)应用于恢复的输出数据的不同延迟版本的(例如,五个)附加放大器级 流。 将初始和多个附加放大器级的输出相加以产生施加到时钟和数据恢复(CDR)电路的均衡数据信号。 由于均衡器功能的某些特性,可以使用单个共享电流镜阵列实现多个附加放大器级,与传统实现相比,其保留了大量的芯片面积,其中每个附加放大器级具有其自己的专用电流镜阵列。
    • 8. 发明授权
    • Delaying data signals
    • 延迟数据信号
    • US08441292B1
    • 2013-05-14
    • US12813573
    • 2010-06-11
    • Phillip JohnsonRichard BoothPaulius Mosinskis
    • Phillip JohnsonRichard BoothPaulius Mosinskis
    • H03L7/00
    • H03K5/135H03M9/00
    • In one embodiment, multiple (serializer/deserializer) SERDES channels are aligned by selectively slipping one or more of the incoming serial data streams one bit at a time prior to deserialization. Within each SERDES channel, a slip circuit slips the corresponding serial data stream by one bit (i.e., one unit interval (UI)) by extending the high portion of the duty cycle of a corresponding clock signal. The high portion of the clock signal is extended using a 3-to-1 mux that selects a fixed high signal, such as the high power supply rail, as an intermediate mux output signal whenever transitioning between two different applied clock signals that are offset from one another by one UI. In this way, the slip circuit avoids glitches that might otherwise result from switching directly between the two clock signals.
    • 在一个实施例中,通过在反序列化之前一次选择性地滑动一个或多个输入串行数据流一比特来对齐多个(串行器/解串器)SERDES通道。 在每个SERDES通道内,滑动电路通过延长对应的时钟信号的占空比的高部分,将对应的串行数据流滑移一位(即,一个单位间隔(UI))。 时钟信号的高部分使用3对1多路复用器进行扩展,其选择固定的高信号,例如高电源轨,作为中间多路复用器输出信号,无论何时在两个不同的施加时钟信号之间进行转换 另一个用户界面。 以这种方式,滑动电路可以避免由两个时钟信号之间直接切换引起的毛刺。
    • 9. 发明申请
    • AC-coupled differential drive circuit for opto-electronic modulators
    • 用于光电调制器的交流耦合差分驱动电路
    • US20080088354A1
    • 2008-04-17
    • US11973190
    • 2007-10-05
    • Paulius Mosinskis
    • Paulius Mosinskis
    • G06G7/14
    • G02F1/2255G02F2001/212
    • An AC-coupled differential drive circuit for an optical modulator is utilized, where a common “node” is defined between top (or bottom) plates of the modulator arms themselves (the “arms” of a modulator taking the form of MOS capacitors). A low pass filter is disposed between the differential driver output and the modulator's common node to provide the desired AC coupling by filtering out the DC bias voltage of the driver circuit itself without the need for a separate, external AC coupling capacitor. An independent, adjustable DC potential can then be applied to the common node, and will appear in a balanced manner across each arm of the modulator to provide the desired DC bias for the modulator independent of the DC bias of the driver circuit.
    • 利用用于光调制器的AC耦合差分驱动电路,其中在调制器臂本身的顶部(或底部)板之间限定了共同的“节点”(以MOS电容器的形式的调制器的“臂”)。 低通滤波器设置在差分驱动器输出和调制器的公共节点之间,以通过滤除驱动器电路本身的直流偏置电压来提供所需的AC耦合,而不需要单独的外部AC耦合电容器。 然后可以将独立的,可调节的直流电位施加到公共节点,并且将以调制器的每个臂的平衡方式出现,以提供与调制器电路的直流偏压无关的调制器的期望直流偏置。