会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Electronic Circuit Wherein an Asynchronous Delay is Realized
    • 其中异步延迟实现的电子电路
    • US20080164929A1
    • 2008-07-10
    • US11908966
    • 2006-03-15
    • Jozef Laurentius Wilhelmus KesselsAdrianus Marinus Gerardus Peeters
    • Jozef Laurentius Wilhelmus KesselsAdrianus Marinus Gerardus Peeters
    • H03H11/26
    • H03K5/13G06F9/3869H03K2005/00058H03K2005/00247
    • The electronic circuit contains a basic delay circuit (14). A delay is realized by activating the same basic delay circuit (14) a plurality of times in response to a single start signal before generating a response to that start signal. A control circuit (12) receives a start signal and an outputs a response. The control circuit (12) causes a series of signals to be passed through the delay circuit (14), the series starting at a time that is time-continuously triggered by the start signal. Each successive signal in the series starts after a preceding signal has emerged from the delay circuit (12) and the series being terminated after a controlled number of more than one signal has been passed. The control circuit (12) supplies the response upon termination of the series. In one embodiment the series is realized by means of a handshake sequencing circuit (120) that generates a series of successive handshake transactions.
    • 电子电路包含基本延迟电路(14)。 通过在产生对该起始信号的响应之前响应于单个起始信号激活相同的基本延迟电路(14)来实现延迟。 控制电路(12)接收起始信号并输出​​响应。 控制电路(12)使一系列信号通过延迟电路(14),该串联信号从由起始信号时间连续触发的时间开始。 在从延迟电路(12)出现先前的信号之后,串联中的每个连续信号开始,并且在经过多个信号的受控数量之后,串联被终止。 控制电路(12)在串联终止时提供响应。 在一个实施例中,该系列通过产生一系列连续握手事务的握手排序电路(120)来实现。
    • 5. 发明申请
    • DATA PROCESSING CIRCUIT WITH MULTIPLEXED MEMORY
    • 具有多重存储器的数据处理电路
    • US20120303921A1
    • 2012-11-29
    • US13481914
    • 2012-05-28
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • G06F12/00
    • G06F13/1642G06F13/1673Y02D10/14
    • A data processing apparatus contains several processing circuits each operating under control of its own periodic clock signal, so that the clock signals may have different frequencies and/or can be autonomous. The several processing circuits each have an output for outputting memory access requests, which remain at the output for a validity duration interval defined by the clock signal of the particular processor. A multiplexing circuit multiplexes the access requests to a memory. The memory needs a minimum memory repetition period before it can accept an access request following acceptance of a preceding access request. The clock periods of the processing circuits are longer than the minimum memory repetition period. A timing circuit selects acceptance time points at which each particular access request from a first data processing circuit is accepted.
    • 数据处理装置包含多个处理电路,每个处理电路在其自己的周期时钟信号的控制下操作,使得时钟信号可以具有不同的频率和/或可以是自主的。 多个处理电路各自具有用于输出存储器访问请求的输出,其存储在由特定处理器的时钟信号定义的有效期间隔的输出处。 复用电路将访问请求复用到存储器。 存储器需要最小的存储器重复周期,才能在接受前面的访问请求之后接受访问请求。 处理电路的时钟周期比最小存储器重复周期长。 定时电路选择接受来自第一数据处理电路的每个特定访问请求的接收时间点。
    • 6. 发明授权
    • Circuit comprising mutually asynchronous circuit modules
    • 电路包括相互异步的电路模块
    • US07831853B2
    • 2010-11-09
    • US10591546
    • 2005-02-25
    • Jozef Laurentius Wilhelmus Kessels
    • Jozef Laurentius Wilhelmus Kessels
    • G06F1/12G06F13/42H04L5/00H04L7/00
    • H04L7/02H04L7/005
    • A circuit is described comprising a first (10) and a second circuit module (20) and a synchronization module (30). The first and the second module are mutually asynchronous, and are coupled by the synchronization module. The synchronization module (30) comprises: a transfer register (31) for storing data which is communicated between the two circuit modules, a control circuit (32) for controlling the register in response to a respective timing signal (St1, St2) from the first and the second circuit module, the control circuit comprising a control chain for generating a control signal (CR) for the transfer register (31). The control chain includes at least: a repeater (34) for inducing changes in the value of the control signal, at least one edge sensitive element (35) for delaying a change in the signal value until a transition in a selected one of the timing signals is detected.
    • 描述了包括第一(10)和第二电路模块(20)和同步模块(30)的电路。 第一和第二模块是相互异步的,并且由同步模块耦合。 同步模块(30)包括:传输寄存器(31),用于存储在两个电路模块之间通信的数据;控制电路(32),用于响应于来自所述两个电路模块的相应定时信号(St1,St2)控制寄存器 第一和第二电路模块,所述控制电路包括用于产生所述传送寄存器(31)的控制信号(CR)的控制链。 所述控制链至少包括:用于引起所述控制信号的值的改变的中继器(34),用于延迟所述信号值的变化的至少一个边缘敏感元件(35),直到所选择的一个定时 检测到信号。
    • 7. 发明授权
    • Data processing circuit with multiplexed memory
    • 具有复用存储器的数据处理电路
    • US07487300B2
    • 2009-02-03
    • US10560450
    • 2004-06-09
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • G06F13/14
    • G06F13/1642G06F13/1673Y02D10/14
    • A data processing apparatus contains several processing circuits each operating under control of its own periodic clock signal, so that the clock signals may have different frequencies and/or can be autonomous. The several processing circuits each have an output for outputting memory access requests, which remain at the output for a validity duration interval defined by the clock signal of the particular processor. A multiplexing circuit multiplexes the access requests to a memory. The memory needs a minimum memory repetition period before it can accept an access request following acceptance of a preceding access request. The clock periods of the processing circuits are longer than the minimum memory repetition period. A timing circuit selects acceptance time points at which each particular access request from a first data processing circuit is accepted. The time point at which the particular request is accepted is always within the validity duration interval in which the particular access request is made. The timing circuit varies the position of the acceptance time points within the validity duration intervals, so that the position is delayed to make room for previously accepting an access request from another processor. The position is subsequently moved back toward a start of the validity duration interval in successive steps during application of successive access requests from the first data processing circuit.
    • 数据处理装置包含多个处理电路,每个处理电路在其自己的周期时钟信号的控制下操作,使得时钟信号可以具有不同的频率和/或可以是自主的。 多个处理电路各自具有用于输出存储器访问请求的输出,其存储在由特定处理器的时钟信号定义的有效期间隔的输出处。 复用电路将访问请求复用到存储器。 存储器需要最小的存储器重复周期,才能在接受前面的访问请求之后接受访问请求。 处理电路的时钟周期比最小存储器重复周期长。 定时电路选择接受来自第一数据处理电路的每个特定访问请求的接收时间点。 特定请求被接受的时间点总是在进行特定访问请求的有效期间隔内。 定时电路在有效持续时间间隔内改变接受时间点的位置,使得位置被延迟以便先前接受来自另一处理器的访问请求的空间。 随后在应用来自第一数据处理电路的连续访问请求期间,该位置在连续的步骤中向着有效持续时间间隔的开始移回。
    • 8. 发明授权
    • Data processing circuit with multiplexed memory
    • 具有复用存储器的数据处理电路
    • US08473706B2
    • 2013-06-25
    • US13481914
    • 2012-05-28
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • Jozef Laurentius Wilhelmus KesselsIvan Andrejic
    • G06F12/00
    • G06F13/1642G06F13/1673Y02D10/14
    • A data processing apparatus contains several processing circuits each operating under control of its own periodic clock signal, so that the clock signals may have different frequencies and/or can be autonomous. The several processing circuits each have an output for outputting memory access requests, which remain at the output for a validity duration interval defined by the clock signal of the particular processor. A multiplexing circuit multiplexes the access requests to a memory. The memory needs a minimum memory repetition period before it can accept an access request following acceptance of a preceding access request. The clock periods of the processing circuits are longer than the minimum memory repetition period. A timing circuit selects acceptance time points at which each particular access request from a first data processing circuit is accepted.
    • 数据处理装置包含多个处理电路,每个处理电路在其自己的周期时钟信号的控制下操作,使得时钟信号可以具有不同的频率和/或可以是自主的。 多个处理电路各自具有用于输出存储器访问请求的输出,其存储在由特定处理器的时钟信号定义的有效期间隔的输出处。 复用电路将访问请求复用到存储器。 存储器需要最小的存储器重复周期,才能在接受前面的访问请求之后接受访问请求。 处理电路的时钟周期比最小存储器重复周期长。 定时电路选择接受来自第一数据处理电路的每个特定访问请求的接收时间点。