会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Voltage comparator and pipeline type A/D converter
    • 电压比较器和流水线型A / D转换器
    • US5696511A
    • 1997-12-09
    • US738585
    • 1996-10-29
    • Osamu MatsumotoToshio Kumamoto
    • Osamu MatsumotoToshio Kumamoto
    • H03M1/10H03F3/45H03M1/06H03M1/12H03M1/14H03M1/16H03M1/42
    • H03M1/0695H03M1/167
    • In a pipeline type A/D converter, a sample/hold.cndot.subtracter circuit of an A/D converter block of a first stage samples an analog voltage and outputs an offset voltage at a first phase, and subtracts an output voltage of an A/D converter from the sampled analog voltage in a second phase. An A/D converter of an A/D converter block of a succeeding stage subtracts the output voltage of the sample/hold.cndot.subtracter circuit of the first phase from the output voltage of the sample hold.cndot.subtracter circuit of the second phase, and converts the subtracted result into a digital code. The influence of an offset of a differential amplifier included in the sample/hold.cndot.subtracter circuit is removed so that A/D conversion of high accuracy is allowed.
    • 在流水线型A / D转换器中,第一级的A / D转换器模块的采样/保持减法器电路对模拟电压进行采样,并在第一阶段输出偏移电压,并且减去A / D转换器从第二阶段的采样模拟电压。 后级的A / D转换器模块的A / D转换器从第二相的采样保持电路的输出电压中减去第一相的采样/保持电路的输出电压,并将其转换 减去结果成数字代码。 除去包含在采样/保持抑制电路中的差分放大器的偏移的影响,使得允许高精度的A / D转换。
    • 4. 发明授权
    • Two input-two output differential latch circuit
    • 两路输入二输出差分锁存电路
    • US5625308A
    • 1997-04-29
    • US557556
    • 1995-11-14
    • Osamu MatsumotoTakahiro MikiToshio Kumamoto
    • Osamu MatsumotoTakahiro MikiToshio Kumamoto
    • H03M1/34H03K3/0233H03K3/356H03K3/289
    • H03K3/35606H03K3/356034H03K3/35613
    • A high-performance differential latch circuit which includes a differential amplifier circuit comprised of an NMOS transistor (27) serving as a constant current source, PMOS transistors (3, 4) and NMOS transistors (23,24), a latch circuit comprised of NMOS transistors (25, 26), and a switch circuit comprised of NMOS transistors (21,22,28) for alternately operating the differential amplifying function and latch function, the transistor (27) serving as the constant current source having a drain terminal directly connected to the transistors (23,24) and a source terminal directly connected to a ground voltage (2), whereby the differential latch circuit differentially amplifies the signals without the loss of the constant current source function during the differential amplification.
    • 一种高性能差分锁存电路,包括由用作恒流源的NMOS晶体管(27),PMOS晶体管(3,4)和NMOS晶体管(23,24)组成的差分放大器电路,由NMOS 晶体管(25,26)以及由NMOS晶体管(21,22,28)组成的用于交替操作差分放大功能和锁存功能的开关电路,用作恒流源的晶体管(27)具有直接连接的漏极端子 到晶体管(23,24)和直接连接到接地电压(2)的源极端子,由此差分锁存电路在差分放大期间不损失恒定电流源功能而差分放大信号。
    • 5. 发明授权
    • Analog-to-digital converter
    • 模数转换器
    • US5731776A
    • 1998-03-24
    • US714423
    • 1996-09-16
    • Toshio KumamotoOsamu Matsumoto
    • Toshio KumamotoOsamu Matsumoto
    • H03M1/14H03M1/36
    • H03M1/362
    • A ladder resistance (1) consisting of resistance elements (r1, r2, . . . , r8) connected in series with intermediate taps (T1, T2, . . . , T7) interposed is so arranged as to be folded back at its midpoint. Pairs of differential comparators (C1 and C7, C2 and C6, . . . ) which are connected to common intermediate taps are each disposed adjacently so as to be nearest to the intermediate tap to be connected thereto. Accordingly, wires connecting the differential comparators (C1, C2, . . . , C7) to the intermediate taps (T1, T2, . . . , T7) become shorter and an area of a semiconductor chip needed for arranging the wires can be reduced. Thus, reduction in area of the semiconductor chip needed for providing the device therein is achieved.
    • 插入与中间抽头(T1,T2,...,T7)串联连接的电阻元件(r1,r2,...,r8)组成的梯形电阻(1)被布置为在其中点 。 连接到公共中间抽头的差分比较器(C1和C7,C2和C6,...)的对相邻设置成最靠近要与其连接的中间抽头。 因此,将差分比较器(C1,C2,... C7)连接到中间抽头(T1,T2,...,T7)的电线变短,并且可以减少布线所需的半导体芯片的面积 。 因此,实现了在其中提供设备所需的半导体芯片的面积减小。