会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • 2T2C signal margin test mode using resistive element
    • 2T2C信号余量测试模式使用电阻元件
    • US06731554B1
    • 2004-05-04
    • US10301546
    • 2002-11-20
    • Michael JacobJoerg WohlfahrtThomas RoehrNobert Rehm
    • Michael JacobJoerg WohlfahrtThomas RoehrNobert Rehm
    • G11C2900
    • G11C29/50G11C11/22
    • The present invention provides a test mode section for facilitating a worst case product test sequence for signal margin to ensure full product functionality over the entire component lifetime taking all aging effects into account. A semiconductor memory test mode configuration includes a first capacitor for storing digital data connecting a cell plate line to a first bit line through a first select transistor. The first select transistor is activated through a connection to a word line. A second capacitor stores digital data and connects the cell plate line to a second bit line through a second select transistor. The second select transistor is activated through a connection to the word line. A sense amplifier is connected to the first and second bit lines for measuring a differential read signal on the first and second bit lines A resistor is connected to one or both of the bit lines through transistors for adding or reducing the amount of charge on the first bit line when the third transistor is turned on to reduce the differential read signal.
    • 本发明提供了一种测试模式部分,用于促进针对信号余量的最坏情况产品测试序列,以确保在整个组件寿命期间的全部产品功能,同时考虑所有的老化效应。 半导体存储器测试模式配置包括:第一电容器,用于存储通过第一选择晶体管将单元板线连接到第一位线的数字数据。 第一个选择晶体管通过与字线的连接来激活。 第二电容器存储数字数据,并通过第二选择晶体管将单元板线连接到第二位线。 通过与字线的连接激活第二选择晶体管。 读出放大器连接到第一和第二位线,用于测量第一和第二位线上的差分读取信号。电阻器通过晶体管连接到一个或两个位线,用于增加或减少第一和第二位线上的电荷量 当第三晶体管导通时减小差分读取信号的位线。
    • 6. 发明授权
    • 2T2C signal margin test mode using a defined charge exchange between BL and/BL
    • 2T2C信号余量测试模式,使用BL和/ BL之间定义的电荷交换
    • US06876590B2
    • 2005-04-05
    • US10301548
    • 2002-11-20
    • Hans-Oliver JoachimMichael JacobNobert Rehm
    • Hans-Oliver JoachimMichael JacobNobert Rehm
    • G11C29/50G11C29/00
    • G11C29/50G11C11/22
    • The present invention provides a test mode section for facilitating a worst case product test sequence for signal margin to ensure full product functionality over the entire component lifetime taking all aging effects into account. A semiconductor memory test mode configuration includes a first capacitor for storing digital data and connecting a cell plate line to a first bit line through a first select transistor. The first select transistor activated through a connection to a word line. A second capacitor stores digital data and connects the cell plate line to a second bit line through a second select transistor. The second select transistor is activated through a connection to the word line. A sense amplifier is connected to the first and second bit lines and measures a differential read signal on the first and second bit lines. A third transistor transfers charge between the first and second bit lines third to reduce the differential read signal.
    • 本发明提供了一种测试模式部分,用于促进用于信号余量的最坏情况产品测试序列,以确保整个组件寿命期间的全部产品功能,从而考虑所有老化效应。 半导体存储器测试模式配置包括用于存储数字数据并通过第一选择晶体管将单元板线连接到第一位线的第一电容器。 通过连接到字线而激活的第一选择晶体管。 第二电容器存储数字数据,并通过第二选择晶体管将单元板线连接到第二位线。 通过与字线的连接激活第二选择晶体管。 读出放大器连接到第一和第二位线,并测量第一和第二位线上的差分读取信号。 第三晶体管在第一和第二位线之间传输电荷,以减少差分读取信号。
    • 7. 发明授权
    • Memory cell signal window testing apparatus
    • 存储单元信号窗口测试仪
    • US06999887B2
    • 2006-02-14
    • US10636369
    • 2003-08-06
    • Norbert RehmHans-Oliver JoachimMichael JacobJoerg Wohlfahrt
    • Norbert RehmHans-Oliver JoachimMichael JacobJoerg Wohlfahrt
    • G06F3/06
    • G11C29/50G11C11/22G11C2029/5004
    • A memory cell signal window testing apparatus 101 and method for testing the signal window of a memory are disclosed. First data is written to a memory cell during a write cycle. A low cell signal is read from the memory cell during a first read cycle. A comparison is made between the low signal and a low reference signal. The result of the comparison is stored in a first storage register. Second data is then written to the memory cell during a write cycle. A high cell signal is read from the memory cell during a second read cycle. A comparison is made between the high cell signal and a high reference signal. The result of the comparison is stored in a second storage register. The results in the first and second storage registers are compared and an output is provided indicating that the memory cell has failed the test if the comparison shows that both the low cell signal is higher than the low reference signal and the high cell signal is lower than the high reference signal.
    • 公开了一种用于测试存储器的信号窗口的存储单元信号窗口测试装置101和方法。 在写入周期期间,首先将数据写入存储单元。 在第一读取周期期间从存储器单元读取低电平信号。 比较低信号和低参考信号。 比较结果存储在第一存储寄存器中。 在写入周期期间,第二个数据被写入存储单元。 在第二读取周期期间,从存储器单元读取高电平信号。 在高电平信号和高参考信号之间进行比较。 比较结果存储在第二存储寄存器中。 比较第一和第二存储寄存器中的结果,并且提供指示如果比较显示低电平信号低于低参考信号并且高电平信号低于的信号,则存储器单元未通过测试的输出 高参考信号。
    • 9. 发明申请
    • Memory cell signal window testing apparatus
    • 存储单元信号窗口测试仪
    • US20050033541A1
    • 2005-02-10
    • US10636369
    • 2003-08-06
    • Norbert RehmHans-Oliver JoachimMichael JacobJoerg Wohlfahrt
    • Norbert RehmHans-Oliver JoachimMichael JacobJoerg Wohlfahrt
    • G06F19/00G11C11/22G11C11/4197G11C16/34G11C29/00G11C29/50
    • G11C29/50G11C11/22G11C2029/5004
    • A memory cell signal window testing apparatus 101 and method for testing the signal window of a memory are disclosed. First data is written to a memory cell during a write cycle. A low cell signal is read from the memory cell during a first read cycle. A comparison is made between the low signal and a low reference signal. The result of the comparison is stored in a first storage register. Second data is then written to the memory cell during a write cycle. A high cell signal is read from the memory cell during a second read cycle. A comparison is made between the high cell signal and a high reference signal. The result of the comparison is stored in a second storage register. The results in the first and second storage registers are compared and an output is provided indicating that the memory cell has failed the test if the comparison shows that both the low cell signal is higher than the low reference signal and the high cell signal is lower than the high reference signal.
    • 公开了一种用于测试存储器的信号窗口的存储单元信号窗口测试装置101和方法。 在写入周期期间,首先将数据写入存储单元。 在第一读取周期期间从存储器单元读取低电平信号。 比较低信号和低参考信号。 比较结果存储在第一存储寄存器中。 在写入周期期间,第二个数据被写入存储单元。 在第二读取周期期间,从存储器单元读取高电平信号。 在高电平信号和高参考信号之间进行比较。 比较结果存储在第二存储寄存器中。 比较第一和第二存储寄存器中的结果,并且提供指示如果比较显示低电平信号低于低参考信号并且高电平信号低于的信号,则存储器单元未通过测试的输出 高参考信号。