会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Processor and image processing device
    • 处理器和图像处理设备
    • US06671708B1
    • 2003-12-30
    • US09600247
    • 2000-08-31
    • Shunichi KuromaruMana HamadaTomonori YonezawaMasatoshi MatsuoTsuyoshi NakamuraMasahiro Oohashi
    • Shunichi KuromaruMana HamadaTomonori YonezawaMasatoshi MatsuoTsuyoshi NakamuraMasahiro Oohashi
    • G06F738
    • G06F9/3885G06F9/30036G06F17/10G06T1/20
    • An image processing apparatus according to the present invention comprises a general arithmetic circuit 101 comprising a program control circuit 103, a first address generator 104, a first data memory 105, a first pipeline operation circuit 106, a second address generator 113, a second data memory 114 and a second pipeline operation circuit 112, and a dedicated arithmetic circuit 102 comprising a control circuit 115, a first dedicated pipeline operation circuit 107, a second dedicated pipeline operation circuit 108, . . . , an N-th dedicated pipeline operation circuit 110, as shown in FIG. 1. The arithmetic unit having the above-described structure, for example, can realize an arithmetic unit which can be applied to various applications. Further, considering the age of IP (Intellectual Property) which will come in the future, the arithmetic unit can exhibit the flexibility toward the applications.
    • 根据本发明的图像处理装置包括通用运算电路101,其包括程序控制电路103,第一地址生成器104,第一数据存储器105,第一流水线运算电路106,第二地址发生器113,第二数据 存储器114和第二流水线操作电路112,以及专用运算电路102,包括控制电路115,第一专用流水线运行电路107,第二专用流水线运行电路108。 。 。 ,第N专用流水线运算电路110,如图1所示。 例如,具有上述结构的运算单元可以实现可应用于各种应用的算术单元。 此外,考虑到将来会出现的知识产权(知识产权)的年龄,算术单位可以展现出应用的灵活性。
    • 5. 发明授权
    • Filter arithmetic device
    • 滤波算术装置
    • US06668087B1
    • 2003-12-23
    • US09600101
    • 2000-09-21
    • Tsuyoshi NakamuraMasahiro OohashiShunichi Kuromaru
    • Tsuyoshi NakamuraMasahiro OohashiShunichi Kuromaru
    • G06K900
    • H04N19/523H04N19/43H04N19/80
    • A filter operation apparatus according to the present invention involves a vertical and horizontal half-pixel motion compensation and vertical and horizontal intra-loop filtering means 100 comprising a first pixel delay means 200, a second pixel delay means 201, a multiplication means 202, a left shift means 203, a first selection means 204, an addition means 205, a second selection means 206, a selection control signal generation means 207, a third pixel delay means 208, a right shift means 209, and a shift amount control means 210. The so-constructed operation apparatus can share an operation unit in a horizontal processing apparatus and a vertical processing apparatus in the processing of half-pixel motion compensation and intra-loop filtering for input pixel data, thereby reducing the scale of hardware.
    • 根据本发明的滤波器操作装置包括垂直和水平半像素运动补偿以及垂直和水平的环路内滤波装置100,其包括第一像素延迟装置200,第二像素延迟装置201,乘法装置202, 左移装置203,第一选择装置204,加法装置205,第二选择装置206,选择控制信号产生装置207,第三像素延迟装置208,右移装置209和移位量控制装置210 这样构成的运算装置能够在对输入像素数据进行半像素运动补偿和环路内滤波处理的同时,在水平处理装置和垂直处理装置中共享操作部,从而降低硬件规模。
    • 7. 发明授权
    • Processor
    • 处理器
    • US07676527B2
    • 2010-03-09
    • US10998012
    • 2004-11-29
    • Shunichi KuromaruKoji OkamotoJunji Michiyama
    • Shunichi KuromaruKoji OkamotoJunji Michiyama
    • G06F7/00
    • G06F7/76
    • The present invention provides an arithmetic unit comprising an input register for storing externally input digital data as a P-bit digital data, an output register for storing a Q-bit digital data, and an output bit selecting means. The output bit selecting means is operable to receive the P-bit digital data which is output from the input register as a first input data, and the Q-bit digital data which is output from the output register as a second input data. The output big selecting means is further operable to select bits, values of which bits are to be output, among bits of the first input data and bits of the second input data, in accordance with a control data which is input from outside. The output bit selecting means is still further operable to output Q-bit digital data comprising the values of the selected bits to the output register. This arithmetic unit is suitable for being employed in an image processing system to perform the multiplexing processing or the demultiplexing processing for codes at high speeds.
    • 本发明提供了一种运算单元,包括用于存储外部输入的数字数据作为P位数字数据的输入寄存器,用于存储Q位数字数据的输出寄存器和输出位选择装置。 输出位选择装置可用于接收从输入寄存器输出的P位数字数据作为第一输入数据,并将从输出寄存器输出的Q位数字数据作为第二输入数据。 输出大选择装置还可用于根据从外部输入的控制数据,在第一输入数据的位和第二输入数据的位中选择要输出哪些位的位。 输出位选择装置还可以用于将包括所选位的值的Q位数字数据输出到输出寄存器。 该算术单元适合于在图像处理系统中使用以高速执行多路复用处理或多路分解处理。