会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Analog-to-digital converter, optical disk reproduction device, and receiver device
    • 模数转换器,光盘再生装置和接收装置
    • US07898451B2
    • 2011-03-01
    • US12597881
    • 2009-02-10
    • Hiroki MouriKouichi Nagano
    • Hiroki MouriKouichi Nagano
    • H03M1/36
    • H03M1/186G11B20/10009G11B20/10037G11B20/10046G11B20/10055G11B20/10425G11B2220/2541G11B2220/2562H03M1/365
    • A plurality of comparators (CMP1, CMP2, . . . ) respectively correspond to a plurality of reference voltages (V1, V2, . . . ), and each compares a reference voltage corresponding to the comparator with a signal level of an analog signal (Sin). An encoder (102) generates a digital signal (De) corresponding to the analog signal (Sin) based on outputs (S1, S2, . . . ) of the plurality of comparators. A pattern detection circuit (103) detects that a temporal change of an output (S3) of a first comparator matches a predetermined first particular pattern. A control circuit (104) corrects a digital value of the digital signal (De) in response to detection by the pattern detection circuit. The temporal change of the output (S3) of the first comparator becomes the first particular pattern when an amplitude of the analog signal (Sin) is smaller than a predetermined amplitude.
    • 多个比较器(CMP1,CMP2 ...)分别对应于多个参考电压(V1,V2 ...),并且每个比较器将对应于比较器的参考电压与模拟信号的信号电平 罪)。 编码器(102)基于多个比较器的输出(S1,S2,...)生成与模拟信号(Sin)相对应的数字信号(De)。 模式检测电路(103)检测第一比较器的输出(S3)的时间变化与预定的第一特定模式匹配。 响应于图案检测电路的检测,控制电路(104)校正数字信号(De)的数字值。 当模拟信号(Sin)的幅度小于预定幅度时,第一比较器的输出(S3)的时间变化变为第一特定模式。
    • 4. 发明申请
    • MULTIPLICATION CIRCUIT, DIGITAL FILTER, SIGNAL PROCESSING DEVICE, SYNTHESIS DEVICE, SYNTHESIS PROGRAM, AND SYNTHESIS PROGRAM RECORDING MEDIUM
    • 多路复用电路,数字滤波器,信号处理装置,合成装置,合成程序和合成程序记录介质
    • US20090030963A1
    • 2009-01-29
    • US12279459
    • 2007-02-08
    • Kouichi Nagano
    • Kouichi Nagano
    • G06F7/38G06F7/503
    • G06F7/5324G06F7/5338
    • The conventional two's complement multiplier which is constituted by a Booth encoder, a partial production generation circuit, and an adder has a problem that the circuit scale would be increased because a bit extension is performed when the multiplier is adapted to an unsigned multiplication.A multiplication circuit of the present invention is provided with a first Booth encoder (1) for encoding lower-order several bits of a multiplier according to first rules of encoding using a Booth algorithm, and a second Booth encoder (5) for encoding most-significant several bits of the multiplier according to second rules of encoding using a Booth algorithm, which are different from the first rules of encoding, and thereby the most-significant several bits of the multiplier are encoded using the Booth algorithm which is different from that for the lower-order several bits.
    • 由布斯编码器,部分产生电路和加法器构成的常规二进制补码乘法器具有由于当乘法器适应于无符号乘法时执行比特扩展,电路规模将增加的问题。 本发明的乘法电路具有:第一布斯编码器(1),用于根据使用布斯算法的编码的第一规则对乘法器的低位数位进行编码,第二布斯编码器(5) 根据与第一编码规则不同的Booth算法,根据使用第二规则编码的乘法器的有效数位,从而乘法器的最重要的几个比特用Booth算法进行编码,该Booth算法与 低位几位。
    • 6. 发明授权
    • Phase adjustment circuit and demodulation circuit
    • 相位调整电路和解调电路
    • US07142382B2
    • 2006-11-28
    • US10944917
    • 2004-09-21
    • Kouichi Nagano
    • Kouichi Nagano
    • G11B5/09G11B27/10
    • H03C3/02G11B7/0053
    • A phase adjustment circuit includes: a carrier-wave-delay adjusting circuit for delaying an input carrier wave and outputting the delayed carrier wave, in accordance with phase information; and a phase-difference detecting/adjusting circuit for detecting a phase difference between an input signal and the delayed carrier wave, outputting, as the phase information, a value according to the detected phase difference, adjusting the delayed carrier wave such that the delayed carrier wave has a phase substantially coincident with a phase of the input signal, and outputting the resultant carrier wave as a phase-adjusted carrier wave. In a steady state, the phase-difference detecting/adjusting circuit outputs, as the phase information, a value indicating the presence of a phase difference.
    • 相位调整电路包括:载波延迟调整电路,用于根据相位信息延迟输入载波并输出延迟的载波; 以及相位差检测/调整电路,用于检测输入信号和延迟的载波之间的相位差,输出根据检测的相位差的值作为相位信息,调整延迟的载波,使得延迟的载波 波具有与输入信号的相位基本一致的相位,并将所得到的载波作为相位调整载波输出。 在稳定状态下,相位差检测/调整电路输出表示存在相位差的值作为相位信息。
    • 7. 发明授权
    • Complex signal processing circuit, receiver circuit, and signal reproduction device
    • 复信号处理电路,接收电路和信号再现装置
    • US08223902B2
    • 2012-07-17
    • US13206226
    • 2011-08-09
    • Fumiaki SenoueKouichi Nagano
    • Fumiaki SenoueKouichi Nagano
    • H03D1/04H04B1/10
    • H04B1/30H03D3/009H04L27/3863
    • An analog complex filter combines an in-phase signal and a quadrature signal to output first and second analog signals. An analog-to-digital converter converts the first and second analog signals into first and second digital signals. A digital complex filter attenuates components corresponding to the quadrature signal and the in-phase signal of the first and second digital signals, respectively. A digital bandwidth limited filter allows a target component and an image component contained in the digital complex signal composed of the first and second digital signals from the digital complex filter to pass therethrough, and attenuates an adjacent interference component. An IQ imbalance correction circuit corrects a quadrature error and an amplitude error between the first and second digital signals from the digital band-pass filter.
    • 模拟复合滤波器将同相信号和正交信号组合以输出第一和第二模拟信号。 模数转换器将第一和第二模拟信号转换成第一和第二数字信号。 数字复合滤波器分别衰减对应于第一和第二数字信号的正交信号和同相信号的分量。 数字带宽限制滤波器允许包含在由数字复合滤波器的第一和第二数字信号组成的数字复合信号中的目标分量和图像分量通过,并衰减相邻的干扰分量。 IQ不平衡校正电路校正来自数字带通滤波器的第一和第二数字信号之间的正交误差和振幅误差。
    • 8. 发明申请
    • ANALOG-TO-DIGITAL CONVERTER, OPTICAL DISK REPRODUCTION DEVICE, AND RECEIVER DEVICE
    • 模拟数字转换器,光盘再现器件和接收器件
    • US20100194618A1
    • 2010-08-05
    • US12597881
    • 2009-02-10
    • Hiroki MouriKouichi Nagano
    • Hiroki MouriKouichi Nagano
    • H03M1/36
    • H03M1/186G11B20/10009G11B20/10037G11B20/10046G11B20/10055G11B20/10425G11B2220/2541G11B2220/2562H03M1/365
    • A plurality of comparators (CMP1, CMP2, . . . ) respectively correspond to a plurality of reference voltages (V1, V2, . . . ), and each compares a reference voltage corresponding to the comparator-with a signal level of an analog signal (Sin). An encoder (102) generates a digital signal (De) corresponding to the analog signal (Sin) based on outputs (S1, S2, . . . ) of the plurality of comparators. A pattern detection circuit (103) detects that a temporal change of an output (S3) of a first comparator matches a predetermined first particular pattern. A control circuit (104) corrects a digital value of the digital signal (De) in response to detection by the pattern detection circuit. The temporal change of the output (S3) of the first comparator becomes the first particular pattern when an amplitude of the analog signal (Sin) is smaller than a predetermined amplitude.
    • 多个比较器(CMP1,CMP2 ...)分别对应于多个参考电压(V1,V2 ...),并且每个比较器将对应于比较器的参考电压与模拟信号的信号电平进行比较 (罪)。 编码器(102)基于多个比较器的输出(S1,S2,...)生成与模拟信号(Sin)相对应的数字信号(De)。 模式检测电路(103)检测第一比较器的输出(S3)的时间变化与预定的第一特定模式匹配。 响应于图案检测电路的检测,控制电路(104)校正数字信号(De)的数字值。 当模拟信号(Sin)的幅度小于预定幅度时,第一比较器的输出(S3)的时间变化变为第一特定模式。
    • 9. 发明申请
    • Optical Disc Device
    • 光盘设备
    • US20080101176A1
    • 2008-05-01
    • US11794228
    • 2005-10-20
    • Hiroki MouriHiroyuki NakahiraKouichi Nagano
    • Hiroki MouriHiroyuki NakahiraKouichi Nagano
    • G11B7/00
    • G11B7/00456G11B7/0045G11B7/126G11B20/10009G11B20/10222G11B20/10425G11B20/1403G11B2220/2537H03K5/135
    • There has been an issue that the operation of a semiconductor circuit performing edge timing control cannot follow up in the multipulse generation process where high multiplication of speed progresses every year. A light strategy drive comprises a control register (22) storing timing edge information for generating the edge of a recording waveform signal, a PLL (23) generating a clock for generating the edge of a recording waveform signal, and a timing control circuit (24) for receiving timing edge information corresponding to the recording waveform signal from the control register (22) to output timing edge information having a predetermined amount of delay in parallel and compounding the edges based on the timing edge information outputted in parallel. Timing edge can be controlled with high precision even at the time of high speed operation, and a high precision multipulse can be generated.
    • 存在这样的问题,即,进行边缘定时控制的半导体电路的动作不能随着速度的高乘法每年进行的多脉冲生成处理而跟随。 光策略驱动器包括存储用于产生记录波形信号的边缘的定时边缘信息的控制寄存器(22),产生用于产生记录波形信号的边缘的时钟的PLL(23)和定时控制电路(24 ),用于接收与来自控制寄存器(22)的记录波形信号相对应的定时边缘信息,以基于并行输出的定时边缘信息并行输出具有预定延迟量的定时边缘信息并使边缘复合。 即使在高速运转时,也可以高精度地控制定时边缘,能够产生高精度的多脉冲。