会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Sidewall spacers for CMOS circuit stress relief/isolation and method for
making
    • 用于CMOS电路应力释放/隔离的侧壁间隔件和制造方法
    • US4729006A
    • 1988-03-01
    • US840180
    • 1986-03-17
    • Anthony J. DallySeiki OguraJacob RisemanNivo Rovedo
    • Anthony J. DallySeiki OguraJacob RisemanNivo Rovedo
    • H01L21/76H01L21/762H01L27/02H01L29/06H01L29/34H01L29/78
    • H01L21/76224
    • A method for forming fully recessed (planar) isolation regions on a semiconductor for the manufacture of CMOS integrated circuits, and the resulting semiconductor structure, comprising in a P doped silicon substrate with mesas formed therein, forming low viscosity sidewall spacers of borosilicate glass in contact with the sidewalls of those mesas designated to have N-channel devices formed therein; then filling the trenches in the substrate adjacent to the mesas with TEOS; and heating the structure until the boron in the sidewall spacers diffuses into the sidewalls of the designated mesas to form channel stops. These sidewall spacers reduce the occurrence of cracks in the TEOS by relieving internal mechanical stress therein and permit the formation of channel stops via diffusion, thereby permitting mesa walls to be substantially vertical.
    • 一种用于在用于制造CMOS集成电路的半导体上形成完全凹陷(平面)隔离区域的方法,所得到的半导体结构包括在其中形成有台面的P掺杂硅衬底中,形成接触的硼硅酸盐玻璃的低粘度侧壁间隔物 其中所述台面的侧壁被指定为在其中形成有N沟道器件; 然后用TEOS填充与台面相邻的基板中的沟槽; 并加热该结构直到侧壁间隔物中的硼扩散到指定台面的侧壁中以形成通道停止点。 这些侧壁间隔件通过减轻TEOS中的内部机械应力来减少TEOS中的裂纹的发生,并允许通过扩散形成通道停止,从而允许台面壁基本上垂直。
    • 3. 发明授权
    • Method of preventing asymmetric etching of lines in sub-micrometer range
sidewall images transfer
    • 防止亚微米范围侧壁图像传输线路的不对称蚀刻的方法
    • US4648937A
    • 1987-03-10
    • US792931
    • 1985-10-30
    • Seiki OguraJacob RisemanNivo RovedoRonald N. Schulz
    • Seiki OguraJacob RisemanNivo RovedoRonald N. Schulz
    • G03F1/00G03F1/08H01L21/033H01L21/302H01L21/3065H01L21/311B44C1/22
    • H01L21/0337H01L21/0332H01L21/31116Y10S438/945Y10S438/951
    • In the process of sidewall image transfer, a vertical step is etched in some material and then a conformal layer of some other material is deposited over the step. By reactive ion etching the conformal material can be anisotropically etched which results in a sidewall spacer of the second material on the vertical surfaces of the step material. By removing the step material, the free standing spacer can then be used as a mask. One area in which improvement is desired is in the selectivity of the etch of the spacer to the material immediately below it. Because of the limited number of materials and reactive ion etching gases it is difficult to avoid an etch in the underlying layer as the sidewall spacer is formed. A suitable etch stop is employed beneath the step material to avoid the problem. Because of the usual technology, the spacer material is plasma deposited silicon nitride and the step material is photoresist. Polysilicon, aluminum or similar metal is employed as an etch stop, since it is not by a CF.sub.4 based gas which is used to form the spacer.
    • 在侧壁图像转印的过程中,在一些材料中蚀刻垂直台阶,然后在该台阶上沉积一些其它材料的共形层。 通过反应离子蚀刻,共形材料可被各向异性地蚀刻,这导致第二材料的侧壁间隔物在台阶材料的垂直表面上。 通过除去台阶材料,可以将自立式间隔物用作掩模。 需要改进的一个领域是间隔物的蚀刻对其正下方的材料的选择性。 由于材料数量和反应离子蚀刻气体的数量有限,所以当形成侧壁间隔物时难以避免下层蚀刻。 在步骤材料之下采用合适的蚀刻停止件以避免该问题。 由于通常的技术,间隔材料是等离子体沉积氮化硅,步骤材料是光致抗蚀剂。 使用多晶硅,铝或类似金属作为蚀刻阻挡层,因为它不是通过用于形成间隔物的基于CF 4的气体。
    • 4. 发明授权
    • Method for making self-aligned lateral bipolar transistors
    • 制造自对准侧向双极晶体管的方法
    • US4551906A
    • 1985-11-12
    • US560629
    • 1983-12-12
    • Seiki OguraJacob RisemanNivo RovedoJoseph F. Shepard
    • Seiki OguraJacob RisemanNivo RovedoJoseph F. Shepard
    • H01L21/8222H01L21/28H01L21/331H01L21/336H01L27/06H01L27/082H01L29/73H01L21/265H01L21/225
    • H01L29/6625H01L29/66272H01L29/66606
    • A semiconductor body having surface regions thereof isolated from other such regions by a pattern of dielectric isolation is provided. At least two narrow widths PN junction regions are located within at least one of the surface regions. Each PN junction has a width dimension substantially that of its electrical contact. Substantially vertical conformal conductive layers electrically ohmic contact each of the PN junction regions. The PN junction regions are the emitter and collector regions for a lateral bipolar transistor. A base PN junction region of an opposite conductivity is located between and contiguous to the emitter and the collector junctions. Substantially horizontal conductive layers are in electrical contact with an edge of each of the vertical conductive layers and separated from the surface regions by a first electrical insulating layer. A second insulating layer covers the conformal conductive layers. The horizontal conductive layer is patterned so as to have electrically separated conductive lines from one another. A third electrical insulating layer is located over the patterned horizontal conductive layers. An electrical contact is made to each of the horizontal conductive layers through an opening in the third electrical insulating layer which effectively makes contacts to the emitter and collector regions through the patterned horizontal conductive layers and the vertical conductive layers. An ohmic contact is made to the base region which is separated from the vertical conductive layers by the second insulating layer.
    • 提供了具有通过介电隔离图案与其它这样的区域隔离的表面区域的半导体本体。 至少两个窄宽度PN结区域位于至少一个表面区域内。 每个PN结的宽度尺寸基本上是其电接触点。 基本上垂直的保形导电层电阻接触每个PN结区域。 PN结区域是用于横向双极晶体管的发射极和集电极区域。 具有相反电导率的基极PN结区域位于发射极和集电极结之间并且邻近发射极和集电极结。 基本上水平的导电层与每个垂直导电层的边缘电接触并且通过第一电绝缘层与表面区域分离。 第二绝缘层覆盖保形导电层。 将水平导电层图案化成具有彼此分离的导电线。 第三电绝缘层位于图案化的水平导电层上。 通过第三电绝缘层中的开口对每个水平导电层进行电接触,其有效地通过图案化的水平导电层和垂直导电层与发射极和集电极区域接触。 与通过第二绝缘层与垂直导电层分离的基极区域进行欧姆接触。
    • 5. 发明授权
    • Self-aligned lateral bipolar transistors
    • 自对准侧向双极晶体管
    • US4641170A
    • 1987-02-03
    • US762669
    • 1985-08-05
    • Seiki OguraJacob RisemanNivo RovedoJoseph F. Shepard
    • Seiki OguraJacob RisemanNivo RovedoJoseph F. Shepard
    • H01L21/331H01L21/336H01L29/72
    • H01L29/6625H01L29/66272H01L29/66606
    • An integrated circuit structure which includes small area lateral bipolar and method for making the same is described. A semiconductor body, such as a monocrystalline silicon wafer, having surface regions thereof isolated from other such regions by a pattern of dielectric isolation is provided. At least two narrow widths PN junction regions are located within at least one of the surface regions. Each PN junction has a width dimension substantially that of its electrical contact. Substantially vertical conformal conductive layers electrically ohmic contact each of the PN junction regions. The PN junction regions are the emitter and collector regions for a lateral bipolar transistor. A base PN junction base region of an opposite conductivity is located between and contiguous to the emitter and the collector junctions. Substantially horizontal conductive layers are in electrical contact with an edge of each of the vertical conductive layers and separated from the surface regions by a first electrical insulating layer. A second insulating layer covers the conformal conductive layers. The horizontal conductive layer is patterned so as to have electrically separated conductive lines from one another. A third electrical insulating layer is located over the patterned horizontal conductive layers. An electrical ohmic contact is made to each of the horizontal conductive layers through an opening in the third electrical insulating layer which effectively makes electrical contacts to the emitter and collector regions through the patterned horizontal conductive layers and the vertical conductive layers. An electrical ohmic contact is made to the centrally located base region which contact is separated from the vertical conductive layers by the second insulating layer.
    • 描述了包括小面积横向双极的集成电路结构及其制造方法。 提供了半导体本体,例如单晶硅晶片,其表面区域通过介电隔离图案与其它这样的区域隔离。 至少两个窄宽度PN结区域位于至少一个表面区域内。 每个PN结的宽度尺寸基本上是其电接触点。 基本上垂直的保形导电层电阻接触每个PN结区域。 PN结区域是用于横向双极晶体管的发射极和集电极区域。 具有相反电导率的基极PN结基区位于发射极和集电极结之间并且与发射极和集电极结邻接。 基本上水平的导电层与每个垂直导电层的边缘电接触,并通过第一电绝缘层与表面区域分离。 第二绝缘层覆盖保形导电层。 将水平导电层图案化成具有彼此分离的导电线。 第三电绝缘层位于图案化的水平导电层上。 通过第三电绝缘层中的开口对每个水平导电层进行电欧姆接触,其有效地通过图案化的水平导电层和垂直导电层与发射极和集电极区域电接触。 对中心位置的基极区域进行电欧姆接触,该接触部分通过第二绝缘层与垂直导电层分离。
    • 8. 发明授权
    • Process for making and programming a flash memory array
    • 制作和编程闪存阵列的过程
    • US5541130A
    • 1996-07-30
    • US477791
    • 1995-06-07
    • Seiki OguraNivo RovedoRobert C. Wong
    • Seiki OguraNivo RovedoRobert C. Wong
    • H01L21/8247H01L27/115H01L29/788H01L29/792
    • H01L27/11521H01L27/115Y10S438/972
    • A process for fabricating a high density memory array. N-type impurities are implanted in a p-type substrate to form continuous rails of diffusion that have a substantially flat contour. Each rail of diffusion defines a corresponding bit line. Each rail defines the source and drain region of each pair of adjacent memory array cells associated with the bit line. In one embodiment, multiple layers of polysilicon are utilized to form a control gate, a floating gate, a source and a drain. In another embodiment, multiple layers of polysilicon are utilized to form an auxiliary gate, a floating gate, a source and a drain. In both embodiments, the polysilicon layers self-aligned to substantially reduce polysilicon layer-overlap so as to minimize parasitic capacitances. Domino and Skippy Domino schemes are used to program and read the memory array cells. Programming may be implemented with channel hot-electron tunneling using relatively low programming voltages thereby realizing faster programming time and closer bit-line spacing.
    • 一种用于制造高密度存储器阵列的方法。 将N型杂质注入p型衬底中以形成具有基本平坦轮廓的连续扩散轨道。 每个扩散轨定义相应的位线。 每个轨道限定与位线相关联的每对相邻存储器阵列单元的源极和漏极区域。 在一个实施例中,利用多层多晶硅来形成控制栅极,浮置栅极,源极和漏极。 在另一实施例中,利用多层多晶硅来形成辅助栅极,浮栅,源极和漏极。 在两个实施例中,多晶硅层自对准以显着减少多晶硅层重叠,从而使寄生电容最小化。 Domino和Skippy Domino方案用于对内存阵列单元进行编程和读取。 通过使用相对较低的编程电压的通道热电子隧穿可以实现编程,从而实现更快的编程时间和更靠近的位线间隔。