会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Color image display control apparatus with correction of phase
difference in sampling clock
    • 具有采样时钟相位差校正的彩色图像显示控制装置
    • US5043799A
    • 1991-08-27
    • US369051
    • 1989-06-20
    • Kiyoshi KohiyamaShozo KobatakeHidenaga Takahashi
    • Kiyoshi KohiyamaShozo KobatakeHidenaga Takahashi
    • H04N9/67H04N9/64H04N11/04
    • H04N9/64
    • A color image display control apparatus for receiving a composite color picture signal and processing color image data included in the signal. A color picture signal in an analog form included in the composite color picture signal is converted to a digital form by sampling the analog signal at each cycle of a sampling clock, in and analog to digital converter. The digital image data is processed in a digital image processing circuit. Processed digital data is converted to analog data in a digital to analog converter. Information regarding a phase difference between the sampling clock and each horizontal synchronizing signal in the composite color picture signal is obtained. According to the information, a digital image data in a line corresponding to each horizontal synchronizing signal, which was sampled by the sampling clock, is modified so that the influence of the above phase difference on a displayed image of the processed image data is corrected.
    • 一种彩色图像显示控制装置,用于接收复合彩色图像信号并处理包括在该信号中的彩色图像数据。 包含在复合彩色图像信号中的模拟形式的彩色图像信号通过在采样时钟和模数转换器的每个周期采样模拟信号而被转换为数字形式。 数字图像数据在数字图像处理电路中进行处理。 处理的数字数据被转换成数模转换器中的模拟数据。 获得关于合成彩色图像信号中的采样时钟和每个水平同步信号之间的相位差的信息。 根据该信息,修改与由采样时钟采样的每个水平同步信号相对应的行中的数字图像数据,以便校正上述相位差对经处理图像数据的显示图像的影响。
    • 4. 发明授权
    • Method and apparatus for detecting a phase difference between two
digital signals
    • 用于检测两个数字信号之间的相位差的方法和装置
    • US4963817A
    • 1990-10-16
    • US372452
    • 1989-06-28
    • Kiyoshi KohiyamaHidenaga Takahashi
    • Kiyoshi KohiyamaHidenaga Takahashi
    • H03K5/26G01R25/00H03D13/00H03L7/085H04L7/033
    • G01R25/00
    • In an apparatus for detecting a phase difference between two digital signals including an n stage delay circuit, an n bit register connected to the n stage delay circuit, a signal encoding means connected to the n bit register, and a compensation circuit connected to the encoder, a test signal is applied to the delay circuit first and two different delayed data are obtained by applying a reference signal to the n bit register twice, the delay characteristics of the delay circuit is calculated by using two different data and the period time of the two reference signals, then a signal to be subjected to phase difference detection is applied to the delay circuit to obtain delayed data by applying a reference signal to the n bit register, the delayed data is compensated at the compensating circuit by using the delay characteristics of the delay circuit. Thus, an accurate phase difference between two digital signals is obtained.
    • 在用于检测包括n级延迟电路的两个数字信号,连接到n级延迟电路的n位寄存器,连接到n位寄存器的信号编码装置以及连接到编码器的补偿电路的两个数字信号之间的相位差检测装置中, 首先将测试信号施加到延迟电路,并通过将参考信号施加到n位寄存器两次来获得两个不同的延迟数据,延迟电路的延迟特性通过使用两个不同的数据和 两个参考信号,则通过向n位寄存器施加参考信号,将延迟电路施加到延迟电路上以进行相位差检测的信号以获得延迟的数据,在补偿电路上通过使用延迟特性 延时电路。 因此,获得两个数字信号之间的精确相位差。
    • 5. 发明申请
    • Memory device, memory controller and memory system
    • 内存设备,内存控制器和内存系统
    • US20080151677A1
    • 2008-06-26
    • US11698286
    • 2007-01-26
    • Takahiko SatoToshiya UchidaTatsuya KandaTetsuo MiyamotoSatoru ShirakawaYoshinobu YamamotoTatsushi OtsukaHidenaga TakahashiMasanori KuritaShinnosuke KamataAyako Sato
    • Takahiko SatoToshiya UchidaTatsuya KandaTetsuo MiyamotoSatoru ShirakawaYoshinobu YamamotoTatsushi OtsukaHidenaga TakahashiMasanori KuritaShinnosuke KamataAyako Sato
    • G11C8/12
    • G11C11/4087G09G5/393G09G5/395G11C8/12
    • An image memory, image memory system, and memory controller that are capable of efficiently accessing a rectangular area of two-dimensionally arrayed data are provided. The memory device has: a memory cell array that has a plurality of memory unit areas, each of which is selected by addresses; a plurality of input/output terminals; and an input/output unit provided between the memory cell array and the plurality of input/output terminals. Each of the memory unit areas stores therein data of a plurality of bytes or bits corresponding to the plurality of input/output terminals respectively, and the memory cell array and the input/output unit access a plurality of bytes or bits stored in a first memory unit area corresponding to the input address and in a second memory unit area adjacent to the first memory unit on the basis of the input address and combination information of the bytes or bits in response to a first operation code, and then, from the plurality of bytes or bits within the accessed first and second memory unit areas, associate a combination of the plurality of bytes or bits based on the combination information, with the plurality of input/output terminals.
    • 提供能够有效地访问二维排列数据的矩形区域的图像存储器,图像存储器系统和存储器控制器。 存储装置具有:具有多个存储单元区域的存储单元阵列,每个存储单元区域由地址选择; 多个输入/输出端子; 以及设置在存储单元阵列和多个输入/输出端子之间的输入/输出单元。 每个存储单元区域分别存储与多个输入/输出端子相对应的多个字节或位的数据,并且存储单元阵列和输入/输出单元访问存储在第一存储器中的多个字节或位 基于与第一操作码相对应的字节或比特的输入地址和组合信息,与第一存储器单元相邻的第二存储器单元区域中的对应于输入地址的单位区域和与第一存储器单元相邻的第二存储单元区域中, 在所访问的第一和第二存储器单元区域内的字节或比特,基于组合信息将多个字节或比特的组合与多个输入/输出终端相关联。