会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Electronic component value trimming systems
    • 电子元件修整系统
    • US07081842B2
    • 2006-07-25
    • US10967756
    • 2004-10-18
    • Hayden Clavie Cranford, Jr.Louis Lu-Chen HsuJames Stephen MasonGareth John NichollsPhilip MurfetSamuel Ray
    • Hayden Clavie Cranford, Jr.Louis Lu-Chen HsuJames Stephen MasonGareth John NichollsPhilip MurfetSamuel Ray
    • H03M1/10
    • H01C17/22
    • Described is a system for trimming the value of an electronic component. The system comprises: at least one trimming component, each trimming component having an associated switch for selectively connecting that trimming component to the electronic component in response to a corresponding bit in a control vector. A comparator is included for generating an output bit having a first value if a net value of the electronic component and any connected trimming components differs from a desired value. A controller connected to the switches and the comparator generates the control vector in dependence on the output of comparator, the controller comprising a shift register for sequentially receiving successive output bits from the comparator; wherein the control vector comprises the contents of the shift register and wherein a bit of said first value in control vector effects switching of the corresponding switch.
    • 描述了一种用于修整电子部件的值的系统。 该系统包括:至少一个修整部件,每个修剪部件具有相关联的开关,用于响应于控制矢量中的对应位选择性地将修剪部件连接到电子部件。 如果电子部件的净值和任何连接的修整部件与期望值不同,则包括比较器以产生具有第一值的输出位。 连接到开关和比较器的控制器根据比较器的输出产生控制向量,该控制器包括用于顺序地从比较器接收连续输出位的移位寄存器; 其中所述控制向量包括所述移位寄存器的内容,并且其中所述控制矢量中的所述第一值的位影响相应开关的切换。
    • 6. 发明授权
    • Unified digital architecture
    • 统一数字架构
    • US06970529B2
    • 2005-11-29
    • US09996113
    • 2001-11-28
    • Hayden Clavie Cranford, Jr.Vernon Roberts NormanMartin Leo Schmatz
    • Hayden Clavie Cranford, Jr.Vernon Roberts NormanMartin Leo Schmatz
    • H03L7/08H03L7/095H03L7/099H03L7/10H04L7/033H04L27/00H03D3/24
    • H03L7/08H03L7/095H03L7/0995H03L7/10H04L7/0337H04L2027/0067
    • A unified, unidirectional serial link is described for providing data across wired media, such as a chip-to chip or a card-to-card interconnect. It consists of a transmit section and a receive section that are operated as pairs to allow the serial data communication. The serial link is implemented as part of a VLSI ASIC module and derives its power, data and clocking requirements from the host modules. The logic transmitter portion contains a phase locked loop (PLL), a dibit data register, a finite impulse response (FIR) filter and a transmit data register. The phase locked loop comprises both a digital coarse loop and an analog fine loop. The digital receiver portion contains a PLL, an FIR phase rotator, a phase rotator control state machine, and a clock buffer. The transmitter and the receiver each preferably utilize a pseudo-random bit stream (PRBS) generator and checker.
    • 描述了统一的单向串行链路,用于通过诸如芯片到芯片或卡到卡互连的有线介质提供数据。 它由一个传输部分和一个接收部分组成,它们被成对地运行以允许串行数据通信。 串行链路作为VLSI ASIC模块的一部分实现,并从主机模块中获得其功率,数据和时钟要求。 逻辑发送器部分包含锁相环(PLL),双位数据寄存器,有限脉冲响应(FIR)滤波器和发送数据寄存器。 锁相环包括数字粗回路和模拟精密回路。 数字接收机部分包含PLL,FIR相位旋转器,相位旋转器控制状态机和时钟缓冲器。 发射机和接收机各自优选地利用伪随机比特流(PRBS)生成器和检查器。
    • 7. 发明授权
    • Unified digital architecture
    • 统一数字架构
    • US07646839B2
    • 2010-01-12
    • US11249851
    • 2005-10-13
    • Hayden Clavie Cranford, Jr.Vernon Roberts NormanMartin Leo Schmatz
    • Hayden Clavie Cranford, Jr.Vernon Roberts NormanMartin Leo Schmatz
    • H03D3/24
    • H03L7/08H03L7/095H03L7/0995H03L7/10H04L7/0337H04L2027/0067
    • A unified, unidirectional serial link is described for providing data across wired media, such as a chip-to chip or a card-to-card interconnect. It consists of a transmit section and a receive section that are operated as pairs to allow the serial data communication. The serial link is implemented as part of a VLSI ASIC module and derives its power, data and clocking requirements from the host modules. The logic transmitter portion contains a phase locked loop (PLL), a dibit data register, a finite impulse response (FIR) filter and a transmit data register. The phase locked loop comprises both a digital coarse loop and an analog fine loop. The digital receiver portion contains a PLL, an FIR phase rotator, a phase rotator control state machine, and a clock buffer. The transmitter and the receiver each preferably utilize a pseudo-random bit stream (PRBS) generator and checker.
    • 描述了统一的单向串行链路,用于通过诸如芯片到芯片或卡到卡互连的有线介质提供数据。 它由一个传输部分和一个接收部分组成,它们被成对地运行以允许串行数据通信。 串行链路作为VLSI ASIC模块的一部分实现,并从主机模块中获得其功率,数据和时钟要求。 逻辑发送器部分包含锁相环(PLL),双位数据寄存器,有限脉冲响应(FIR)滤波器和发送数据寄存器。 锁相环包括数字粗回路和模拟精密回路。 数字接收机部分包含PLL,FIR相位旋转器,相位旋转器控制状态机和时钟缓冲器。 发射机和接收机各自优选地利用伪随机比特流(PRBS)生成器和检查器。