会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Modular I/O bank architecture
    • 模块化I / O银行架构
    • US07378868B2
    • 2008-05-27
    • US11558363
    • 2006-11-09
    • Jeffrey TyhachChiakang SungKhai NguyenSanjay K. CharagullaAli Burney
    • Jeffrey TyhachChiakang SungKhai NguyenSanjay K. CharagullaAli Burney
    • H03K19/173
    • H03K19/17744
    • A programmable device I/O architecture allows for a variable number of I/O banks. Each I/O bank is of an I/O bank type. Each I/O bank type has a fixed number of I/O pins. I/O banks of the same I/O bank type are compatible within the same programmable device and between different types of programmable devices. The largest size I/O bank type and intermediate size I/O bank types are adapted to be a compatible supersets of every smaller I/O bank type. Support pins are regularly distributed between data pins in each I/O bank type. Multiple instances of the same or compatible I/O banks are arranged to be accessible from different sides of the programmable device. To facilitate circuit board layout, each I/O bank is arranged as a mirror and/or rotation of other I/O banks on the device.
    • 可编程器件I / O架构允许可变数量的I / O bank。 每个I / O bank都是I / O bank类型。 每个I / O bank类型都有固定数量的I / O引脚。 相同I / O bank类型的I / O组在同一可编程器件内和不同类型的可编程器件之间兼容。 最大尺寸的I / O库类型和中等大小的I / O库类型适合于每个更小的I / O bank类型的兼容超集。 支持引脚定期分布在每个I / O bank类型的数据引脚之间。 相同或兼容的I / O组的多个实例被布置为可从可编程设备的不同侧面访问。 为了便于电路板布局,每个I / O组被布置为设备上的其他I / O组的镜像和/或旋转。
    • 2. 发明申请
    • MODULAR I/O BANK ARCHITECTURE
    • 模块化I / O银行架构
    • US20070165478A1
    • 2007-07-19
    • US11558363
    • 2006-11-09
    • Jeffrey TyhachChiakang SungKhai NguyenSanjay K. CharagullaAli Burney
    • Jeffrey TyhachChiakang SungKhai NguyenSanjay K. CharagullaAli Burney
    • G11C8/00
    • H03K19/17744
    • A programmable device I/O architecture allows for a variable number of I/O banks. Each I/O bank is of an I/O bank type. Each I/O bank type has a fixed number of I/O pins. I/O banks of the same I/O bank type are compatible within the same programmable device and between different types of programmable devices. The largest size I/O bank type and intermediate size I/O bank types are adapted to be a compatible supersets of every smaller I/O bank type. Support pins are regularly distributed between data pins in each I/O bank type. Multiple instances of the same or compatible I/O banks are arranged to be accessible from different sides of the programmable device. To facilitate circuit board layout, each I/O bank is arranged as a mirror and/or rotation of other I/O banks on the device.
    • 可编程器件I / O架构允许可变数量的I / O bank。 每个I / O bank都是I / O bank类型。 每个I / O bank类型都有固定数量的I / O引脚。 相同I / O bank类型的I / O组在同一可编程器件内和不同类型的可编程器件之间兼容。 最大尺寸的I / O库类型和中等大小的I / O库类型适合于每个更小的I / O bank类型的兼容超集。 支持引脚定期分布在每个I / O bank类型的数据引脚之间。 相同或兼容的I / O组的多个实例被布置为可从可编程设备的不同侧面访问。 为了便于电路板布局,每个I / O组被布置为设备上的其他I / O组的镜像和/或旋转。
    • 3. 发明授权
    • Differential input buffers with elevated power supplies
    • 带升压电源的差分输入缓冲器
    • US07046037B1
    • 2006-05-16
    • US11153676
    • 2005-06-15
    • Jeffrey TyhachBonnie WangChiakang SungKhai Nguyen
    • Jeffrey TyhachBonnie WangChiakang SungKhai Nguyen
    • H03K19/0175
    • H03K19/018528H03K17/04106H04L25/0272H04L25/0292
    • Input buffer circuitry for handling high-speed differential input signals on an integrated circuit is provided. The input buffer circuitry may use two parallel differential input buffers with overlapping input-voltage ranges. Logic on the integrated circuit may be powered at a core-logic power supply voltage. Input-output circuitry on the integrated circuit may be powered at an input-output voltage level. To improve the performance of the input buffers in the overlap range, at least one the input buffers can be powered using a total power supply voltage drop that exceeds the core-logic power supply level. One of the input buffers may be configured to handle lower-voltage input signals. This input buffer may be powered using the input-output power supply level.
    • 提供了用于处理集成电路中的高速差分输入信号的输入缓冲电路。 输入缓冲器电路可以使用具有重叠输入电压范围的两个并行差分输入缓冲器。 集成电路上的逻辑可以以核心逻辑电源电压供电。 集成电路上的输入输出电路可以以输入 - 输出电压电平供电。 为了在重叠范围内提高输入缓冲器的性能,可以使用超过核心逻辑电源电平的总电源电压降供电至少一个输入缓冲器。 其中一个输入缓冲器可被配置为处理较低电压的输入信号。 该输入缓冲器可以使用输入 - 输出电源电平供电。
    • 5. 发明申请
    • DUTY CYCLE DISTORTION CORRECTION CIRCUITRY
    • 占空比失真校正电路
    • US20130120044A1
    • 2013-05-16
    • US13295875
    • 2011-11-14
    • John Henry BuiLay Hock KhooKhai NguyenChiakang SungKet Chiew Sia
    • John Henry BuiLay Hock KhooKhai NguyenChiakang SungKet Chiew Sia
    • H03K3/017
    • H03K5/1565H03K19/018592H03K19/09429
    • Integrated circuits with clock generation and distribution circuitry are provided. Integrated circuits may include phase-locked loops configured to generate multiple clock signals that are delayed versions of one another. The clocks signal may be distributed to various regions on an integrated circuit using serially connected clock buffer blocks. Each buffer block may include bidirectional pairs of buffer circuits coupled in parallel. Each buffer circuit may have a first input configured to receive an input clock signal, an output at which a corrected version of the input clock signal is provided (e.g., an output at which an output clock signal with desired duty cycle is provided), a second input that receives a first delayed clock signal for setting the desired duty cycle for the output clock signal, and a third input that receives a second delayed clock signal that is high at least when the first delayed clock signal rises high.
    • 提供了具有时钟发生和分配电路的集成电路。 集成电路可以包括被配置为生成作为彼此的延迟版本的多个时钟信号的锁相环。 时钟信号可以使用串行连接的时钟缓冲器块分布到集成电路上的各个区域。 每个缓冲块可以包括并联耦合的双向缓冲电路对。 每个缓冲电路可以具有被配置为接收输入时钟信号的第一输入,提供输入时钟信号的校正版本的输出(例如,提供具有期望的占空比的输出时钟信号的输出), 第二输入端,接收用于设定所述输出时钟信号的期望占空比的第一延迟时钟信号;以及第三输入端,其接收至少当所述第一延迟时钟信号上升时为高的第二延迟时钟信号。
    • 6. 发明授权
    • Dead zone detection for phase adjustment
    • 相位调整的死区检测
    • US08368449B1
    • 2013-02-05
    • US13179495
    • 2011-07-09
    • John BuiChiakang SungKhai Nguyen
    • John BuiChiakang SungKhai Nguyen
    • H03H11/16H03L7/00
    • H04L7/0337H03L7/0814H03L7/087
    • A circuit includes a phase adjustment circuit and a dead zone detect circuit. The phase adjustment circuit is operable to receive periodic signals and is operable to provide one of the periodic signals as a selected periodic signal based on a phase comparison between a data signal and the selected periodic signal. Each of the periodic signals has a different phase. The dead zone detect circuit is operable to cause the phase adjustment circuit to shift a phase of the selected periodic signal if the dead zone detect circuit determines that the data signal is in a dead zone. The dead zone detect circuit defines the dead zone based on two of the periodic signals. The phase adjustment circuit is operable to adjust a phase range of the dead zone.
    • 电路包括相位调整电路和死区检测电路。 相位调整电路可操作以接收周期性信号,并且可操作以基于数据信号与所选择的周期信号之间的相位比较,将周期信号之一提供为所选择的周期信号。 每个周期信号具有不同的相位。 如果死区检测电路确定数据信号处于死区,则死区检测电路可操作以使相位调整电路移位所选周期信号的相位。 死区检测电路基于两个周期信号定义死区。 相位调整电路可操作以调节死区的相位范围。
    • 10. 发明申请
    • Programmable high speed interface
    • 可编程高速接口
    • US20060220703A1
    • 2006-10-05
    • US11446483
    • 2006-06-02
    • Bonnie WangChiakang SungJoseph HuangKhai NguyenPhilip Pan
    • Bonnie WangChiakang SungJoseph HuangKhai NguyenPhilip Pan
    • H03B1/00
    • H03K19/17744H03K19/0175H03K19/017509H03K19/017581H03K19/1774H03K19/17788
    • Methods and apparatus for providing either high-speed, or lower-speed, flexible inputs and outputs. An input and output structure having a high-speed input, a high-speed output, a low or moderate speed input, and an low or moderate speed output is provided. One of the input and output circuits are selected and the others are deselected. The high-speed input and output circuits are comparatively simple, in one example having only a clear signal for a control line input, and are able to interface to lower speed circuitry inside the core of an integrated circuit. The low or moderate speed input and output circuits are more flexible, for example, having preset, enable, and clear as control line inputs, and are able to support JTAG boundary testing. These parallel high and lower speed circuits are user selectable such that the input output structure is optimized between speed and functionality depending on the requirements of the application.
    • 提供高速或低速灵活的输入和输出的方法和设备。 提供具有高速输入,高速输出,低速或中速输入以及低速或中速输出的输入和输出结构。 选择其中一个输入和输出电路,并取消选择其他电路。 高速输入和输出电路相对简单,在一个示例中,仅具有用于控制线输入的清除信号,并且能够与集成电路的核心内的低速电路接口。 低速或中速输入和输出电路比较灵活,例如具有预置,使能和清除作为控制线路输入,并且能够支持JTAG边界测试。 这些并行高速和低速电路是用户可选择的,使得输入输出结构根据应用的要求在速度和功能之间进行优化。