会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Stability in thyristor-based memory device
    • 基于晶闸管的存储器件的稳定性
    • US06891205B1
    • 2005-05-10
    • US10666220
    • 2003-09-19
    • Hyun-Jin ChoFarid NematiScott Robins
    • Hyun-Jin ChoFarid NematiScott Robins
    • G11C11/39H01L29/74H01L29/749
    • H01L29/749G11C11/39H01L29/7436
    • A semiconductor device having a thyristor-based memory device exhibits improved stability under adverse operating conditions related to temperature, noise, electrical disturbances and light. In one particular example embodiment of the present invention, a semiconductor device includes a thyristor-based memory device that uses a shunt that effects a leakage current in the thyristor. The thyristor includes a capacitively-coupled control port and anode and cathode end portions. Each of the end portions has an emitter region and an adjacent base region. In one implementation, the current shunt is located between the emitter and base region of one of the end portions of the thyristor and is configured and arranged to shunt low-level current therebetween. In connection with an example embodiment, it has been discovered that shunting current in this manner improves the ability of the device to operate under adverse conditions that would, absent the shunt, result in inadvertent turn on, while keeping the standby current of the memory device to an acceptably low level.
    • 具有基于晶闸管的存储器件的半导体器件在与温度,噪声,电扰动和光线相关的不利操作条件下表现出改进的稳定性。 在本发明的一个具体示例实施例中,半导体器件包括基于晶闸管的存储器件,其使用在晶闸管中产生漏电流的分流器。 晶闸管包括电容耦合控制端口和阳极和阴极端部分。 每个端部具有发射极区域和相邻的基极区域。 在一个实施方案中,电流分流器位于晶闸管的一个端部的发射极和基极区域之间,并且被配置和布置成在它们之间分流低电平电流。 结合示例性实施例,已经发现,以这种方式分流电流提高了器件在不利条件下操作的能力,这种不利条件将在不存在分流的情况下导致无意中导通,同时保持存储器件的待机电流 达到可接受的低水平。
    • 2. 发明授权
    • Thyristor-based device including trench isolation
    • 基于晶闸管的器件包括沟槽隔离
    • US06777271B1
    • 2004-08-17
    • US10201654
    • 2002-07-23
    • Scott RobinsAndrew HorchFarid NematiHyun-Jin Cho
    • Scott RobinsAndrew HorchFarid NematiHyun-Jin Cho
    • H01L21332
    • H01L29/66363H01L21/76229H01L21/76237H01L21/763H01L27/0617H01L27/0817
    • A semiconductor device includes a thyristor designed to reduce or eliminate manufacturing and operational difficulties commonly experienced in the formation and operation of NDR devices. According to one example embodiment of the present invention, the semiconductor substrate is trenched adjacent a doped or dopable substrate region, which is formed to included at least two vertically-adjacent thyristor regions of different polarity. A capacitively-coupled control port for the thyristor is coupled to at least one of the thyristor regions. The trench also includes a dielectric material for electrically insulating the vertically-adjacent thyristor regions. The thyristor is electrically connected to other circuitry in the device, such as a transistor, and used to form a device, such as a memory cell.
    • 半导体器件包括设计用于减少或消除在NDR器件的形成和操作中通常经历的制造和操作困难的晶闸管。 根据本发明的一个示例实施例,半导体衬底在掺杂或可掺杂的衬底区域附近被沟槽,该衬底区域形成为包括不同极性的至少两个垂直相邻的晶闸管区域。 用于晶闸管的电容耦合控制端口耦合到至少一个晶闸管区域。 沟槽还包括用于使垂直相邻的晶闸管区域电绝缘的电介质材料。 晶闸管电连接到器件中的其它电路,例如晶体管,并用于形成诸如存储器单元的器件。
    • 5. 发明授权
    • Stability in thyristor-based memory device
    • 基于晶闸管的存储器件的稳定性
    • US06462359B1
    • 2002-10-08
    • US09814980
    • 2001-03-22
    • Farid NematiHyun-Jin ChoScott Robins
    • Farid NematiHyun-Jin ChoScott Robins
    • H01L2974
    • G11C11/39H01L29/7436H01L29/749
    • A semiconductor device having a thyristor-based memory device exhibits improved stability under adverse operating conditions related to temperature, noise, electrical disturbances and light. In one particular example embodiment of the present invention, a semiconductor device includes a thyristor-based memory device that uses a shunt between a base and emitter region in a thyristor that effects a leakage current in the thyristor. The thyristor includes a capacitively coupled control port and anode and cathode end portions. Each of the end portions has an emitter region and an adjacent base region, and the current shunt is located between the emitter and base region of one of the end portions of the thyristor. The current shunt is configured and arranged to shunt low-level current between the emitter region and the adjacent base region, and in doing so improves the ability of the device to operate under adverse conditions that would, absent the shunt, result in inadvertent turn on, while keeping the standby current of the memory device to an acceptably low level.
    • 具有基于晶闸管的存储器件的半导体器件在与温度,噪声,电扰动和光线相关的不利操作条件下表现出改进的稳定性。 在本发明的一个具体示例性实施例中,半导体器件包括基于晶闸管的存储器件,其使用晶闸管中的基极和发射极区之间的分流器,其实现晶闸管中的漏电流。 晶闸管包括电容耦合的控制端口和阳极和阴极端部分。 每个端部具有发射极区域和相邻的基极区域,并且电流分流器位于晶闸管的一个端部的发射极和基极区域之间。 电流分流器被配置和布置成在发射极区域和相邻基极区域之间分流低电平电流,并且在这样做时改善了器件在不利条件下操作的能力,这在不存在分流的情况下导致无意中导通 同时将存储器件的待机电流保持在可接受的低电平。
    • 9. 发明授权
    • Stability in thyristor-based memory device
    • 基于晶闸管的存储器件的稳定性
    • US06653175B1
    • 2003-11-25
    • US10231805
    • 2002-08-28
    • Farid NematiHyun-Jin ChoScott Robins
    • Farid NematiHyun-Jin ChoScott Robins
    • H01L21332
    • G11C11/39H01L29/7436H01L29/749
    • A semiconductor device having a thyristor-based memory device exhibits improved stability under adverse operating conditions related to temperature, noise, electrical disturbances and light. In one particular example embodiment of the present invention, a semiconductor device includes a thyristor-based memory device that uses a shunt that effects a leakage current in the thyristor. The thyristor includes a capacitively-coupled control port and anode and cathode end portions. Each of the end portions has an emitter region and an adjacent base region. In one implementation, the current shunt is located between the emitter and base region of one of the end portions of the thyristor and is configured and arranged to shunt low-level current therebetween. In connection with an example embodiment, it has been discovered that shunting current in this manner improves the ability of the device to operate under adverse conditions that would, absent the shunt, result in inadvertent turn on, while keeping the standby current of the memory device to an acceptably low level.
    • 具有基于晶闸管的存储器件的半导体器件在与温度,噪声,电扰动和光线相关的不利操作条件下表现出改进的稳定性。 在本发明的一个具体示例实施例中,半导体器件包括基于晶闸管的存储器件,其使用在晶闸管中产生漏电流的分流器。 晶闸管包括电容耦合控制端口和阳极和阴极端部分。 每个端部具有发射极区域和相邻的基极区域。 在一个实施方案中,电流分流器位于晶闸管的一个端部的发射极和基极区域之间,并且被配置和布置成在它们之间分流低电平电流。 结合示例性实施例,已经发现,以这种方式分流电流提高了器件在不利条件下操作的能力,这种不利条件将在不存在分流的情况下导致无意中导通,同时保持存储器件的待机电流 达到可接受的低水平。
    • 10. 发明授权
    • Thyristor-based device over substrate surface
    • 基于晶体管的器件超过衬底表面
    • US06653174B1
    • 2003-11-25
    • US10023052
    • 2001-12-17
    • Hyun-Jin ChoAndrew HorchScott RobinsFarid Nemati
    • Hyun-Jin ChoAndrew HorchScott RobinsFarid Nemati
    • H01L21332
    • H01L29/74G11C11/39H01L27/0617H01L27/0688H01L27/1023H01L27/1027H01L27/11H01L27/1104H01L29/41716H01L29/42308H01L29/749H01L29/87
    • A semiconductor device having a thyristor is manufactured in a manner that reduces or eliminates manufacturing difficulties commonly experienced in the formation of such devices. According to an example embodiment of the present invention, a thyristor is formed having some or all of the body of the thyristor extending above a substrate surface of a semiconductor device. The semiconductor device includes at least one transistor having source/drain regions formed in the substrate prior to the formation of the thyristor. One or more layers of material are deposited on the substrate surface and used to form a portion of a body of the thyristor that includes anode and cathode end portions. Each end portion is formed having a base region and an emitter region, and at least one of the end portions includes a portion that is in the substrate and electrically coupled to the transistor. A control port is formed capacitively coupled to at least one of the base regions.
    • 制造具有晶闸管的半导体器件以减少或消除在形成这些器件时通常经历的制造困难的方式。 根据本发明的示例性实施例,形成了晶闸管,其中半导体器件的衬底表面上方延伸有晶闸管的一部分或全部。 半导体器件包括至少一个晶体管,其在形成晶闸管之前在衬底中形成有源/漏区。 一层或多层材料沉积在衬底表面上,并用于形成包括阳极和阴极端部的晶闸管体的一部分。 每个端部形成为具有基极区域和发射极区域,并且至少一个端部部分包括位于衬底中并电耦合到晶体管的部分。 形成电容耦合到至少一个基极区域的控制端口。