会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Configurable cascading sigma delta analog-to digital converter (ADC) for adjusting power and performance
    • 可配置的级联Σ-Δ模数转换器(ADC),用于调节功率和性能
    • US08421660B1
    • 2013-04-16
    • US13304526
    • 2011-11-25
    • Ho Ming (Karen) WanYat To (William) WongKwai Chi ChanAndrea Baschirotto
    • Ho Ming (Karen) WanYat To (William) WongKwai Chi ChanAndrea Baschirotto
    • H03M3/00
    • H03M3/392H03M3/414
    • A cascaded sigma-delta modulator has several modulator loops that have one or two sets of integrators, summers, and scalers, and a quantizer that generates a loop output. Input muxes to each loop select either an overall input or the loop output from a prior loop, allowing the modulator loops to be cascaded in series or to operate separately. Filter-configuring muxes after each modulator loop select either that loop's output or a loop output from any prior loop, or a zero. Each filter-configuring mux drives an input to a modified CIC filter. The modified CIC filter has an initial delay stage that receives the first filter-configuring mux output, and successive integrator stages that each receives a successive filter-configuring mux output. The modified CIC filter is a combination of a digital transform filter and a Cascaded-Integrator-Comb (CIC) filter. Modulator loops are powered down for lower-performance configurations or cascaded together for higher-performance configurations.
    • 级联的Σ-Δ调制器具有多个调制器环路,其具有一组或两组积分器,加法器和定标器,以及产生回路输出的量化器。 对每个环路输入多路复用器,从一个先前的循环中选择一个总体输入或一个环路输出,使调制器回路串联级联或单独运行。 在每个调制器环路之后,滤波器配置的多路复用器选择该环路的输出或来自任何先前循环的回路输出或零。 每个过滤器配置的多路复用器驱动输入到修改后的CIC过滤器。 修改的CIC滤波器具有接收第一滤波器配置多路复用器输出的初始延迟级,以及每个接收连续的滤波器配置多路复用器输出的连续积分器级。 改进的CIC滤波器是数字变换滤波器和级联积分器(CIC) - 滤波器(Cascaded-Integrator-Comb,CIC)滤波器的组合。 调制解调器环路已经掉电,用于低性能配置或级联在一起以实现更高性能的配置。
    • 5. 发明授权
    • Reduced residual offset sigma delta analog-to-digital converter (ADC) with chopper timing at end of integrating phase before trailing edge
    • 减少残差偏移Σ-Δ模数转换器(ADC),在后沿积分相位结束时具有斩波定时
    • US08471744B1
    • 2013-06-25
    • US13308737
    • 2011-12-01
    • Ho Ming (Karen) WanYat To (William) WongKwai Chi Chan
    • Ho Ming (Karen) WanYat To (William) WongKwai Chi Chan
    • H03M3/00
    • H03M3/34H03M3/43H03M3/454
    • An analog-to-digital converter (ADC) has a chopper-stabilized sigma-delta modulator (SDM). The SDM uses switched-capacitor integrators to sample, hold, and integrate an analog input in response to non-overlapping multi-phase clocks. Chopper multipliers are inserted on the inputs and outputs of an op amp in a first stage integrator. The chopper multipliers swap or pass through differential inputs in response to non-overlapping chopper clocks. A master clock operating at a frequency of the multi-phase clocks is divided down to trigger generation of the chopper clocks. Delay lines ensure that the edges of the chopper clocks occur before the edges of the multi-phase clocks. The chopper multipliers have already switched and are thus stable when multi-phase clocks change so charge injection at switches controlled by the multi-phase clocks is not immediately modulated by chopper multipliers. This clock timing increases the time available to respond to charge injection at switches improving linearity.
    • 模数转换器(ADC)具有斩波稳定的Σ-Δ调制器(SDM)。 SDM使用开关电容积分器来采样,保持和集成模拟输入以响应不重叠的多相时钟。 斩波倍增器插入在第一级积分器中的运算放大器的输入和输出端。 斩波器乘法器响应于不重叠的斩波时钟交换或通过差分输入。 以多相时钟频率工作的主时钟被分频以触发斩波时钟的产生。 延迟线确保斩波时钟的边沿在多相时钟的边沿之前发生。 当多相时钟变化时,斩波倍增器已经切换并稳定,因此在由多相时钟控制的开关处的电荷注入不会被斩波乘法器立即调制。 该时钟定时增加了可以在改善线性度的开关处对电荷注入进行响应的时间。
    • 7. 发明申请
    • Single-Power-Transistor Battery-Charging Circuit Using Voltage-Boosted Clock
    • 使用电压升压时钟的单功率晶体管电池充电电路
    • US20110267008A1
    • 2011-11-03
    • US13179107
    • 2011-07-08
    • Kwok Kuen KwongYat To WongHo Ming (Karen) WanChik Wai Ng
    • Kwok Kuen KwongYat To WongHo Ming (Karen) WanChik Wai Ng
    • H02J7/00
    • H02J7/0031
    • A charge/discharge protection circuit protects a battery from inadvertent shorting on a charger node that can connect to a charger or to a power supply of a portable electronic device. A single n-channel power transistor has a gate that controls a channel between the battery and the charger node. The gate is connected to the charger node by a gate-coupling transistor to turn off the power transistor, providing battery isolation. The gate is driven by a voltage-boosted clock through a switch activated by an enable signal. The enable signal also activates a grounding transistor to ground a gate of the gate-coupling transistor. A comparator compares voltages of the charger and battery nodes, and the compare output is latched to generate the enable signal. An inverse enable signal activates a second switch that drives the voltage-boosted clock to the gate of the gate-coupling transistor to turn off the power transistor.
    • 充电/放电保护电路可保护电池免受可连接到充电器或便携式电子设备的电源的充电器节点上的意外短路。 单个n沟道功率晶体管具有控制电池和充电器节点之间的通道的栅极。 门通过栅极耦合晶体管连接到充电器节点,以关闭功率晶体管,从而提供电池隔离。 门通过由使能信号激活的开关由升压时钟驱动。 使能信号还激活接地晶体管以对栅极耦合晶体管的栅极接地。 比较器比较充电器和电池节点的电压,并且比较输出被锁存以产生使能信号。 反向使能信号激活第二开关,其将升压电压的时钟驱动到栅极耦合晶体管的栅极以截止功率晶体管。
    • 8. 发明申请
    • Single-Power-Transistor Battery-Charging Circuit Using Voltage-Boosted Clock
    • 使用电压升压时钟的单功率晶体管电池充电电路
    • US20100148727A1
    • 2010-06-17
    • US12336514
    • 2008-12-16
    • Kwok Kuen KwongYat To WongHo Ming (Karen) WanChik Wai Ng
    • Kwok Kuen KwongYat To WongHo Ming (Karen) WanChik Wai Ng
    • H02J7/00
    • H02J7/0031
    • A charge/discharge protection circuit protects a battery from inadvertent shorting on a charger node that can connect to a charger or to a power supply of a portable electronic device. A single n-channel power transistor has a gate that controls a channel between the battery and the charger node. The gate is connected to the charger node by a gate-coupling transistor to turn off the power transistor, providing battery isolation. The gate is driven by a voltage-boosted clock through a switch activated by an enable signal. The enable signal also activates a grounding transistor to ground a gate of the gate-coupling transistor. A comparator compares voltages of the charger and battery nodes, and the compare output is latched to generate the enable signal. An inverse enable signal activates a second switch that drives the voltage-boosted clock to the gate of the gate-coupling transistor to turn off the power transistor.
    • 充电/放电保护电路可保护电池免受可连接到充电器或便携式电子设备的电源的充电器节点上的意外短路。 单个n沟道功率晶体管具有控制电池和充电器节点之间的通道的栅极。 门通过栅极耦合晶体管连接到充电器节点,以关闭功率晶体管,从而提供电池隔离。 门通过由使能信号激活的开关由升压时钟驱动。 使能信号还激活接地晶体管以对栅极耦合晶体管的栅极接地。 比较器比较充电器和电池节点的电压,并且比较输出被锁存以产生使能信号。 反向使能信号激活第二开关,其将升压电压的时钟驱动到栅极耦合晶体管的栅极,以关断功率晶体管。
    • 9. 发明申请
    • ZERO-DELAY BUFFER WITH COMMON-MODE EQUALIZER FOR INPUT AND FEEDBACK DIFFERENTIAL CLOCKS INTO A PHASE-LOCKED LOOP (PLL)
    • 具有用于输入和反馈差分时钟的共模均衡器的零延迟缓冲器进入相位锁定环路(PLL)
    • US20090134923A1
    • 2009-05-28
    • US11944545
    • 2007-11-23
    • Kwok Kuen (David) KwongHo Ming (Karen) Wan
    • Kwok Kuen (David) KwongHo Ming (Karen) Wan
    • H03L7/089H03L7/085H03K3/00
    • H03L7/081H03L7/0891
    • A zero-delay clock generator has a phase-locked loop (PLL) that generates a feedback clock and receives a reference clocks. All clocks are differential and have a common-mode voltage. The common-mode voltage of an externally-generated reference clock can vary from the common-mode voltage of the internally-generated feedback clock. Differences in common-mode voltage of the reference clock and feedback clock cause delay variations resulting in static phase offsets of generated clocks. A common-mode sense and equalizer senses the common-mode voltages of the buffered reference and feedback clocks, and generates control voltages. The control voltages adjust the common-mode voltage and delay of differential buffers that receive the reference and feedback clocks. The control voltages adjust the differential buffers to match the common-mode voltages of the buffered reference and feedback clocks. The buffered clocks are then applied to a phase and frequency detector of the PLL.
    • 零延迟时钟发生器具有产生反馈时钟并接收参考时钟的锁相环(PLL)。 所有时钟均为差分并具有共模电压。 外部产生的参考时钟的共模电压可以从内部产生的反馈时钟的共模电压变化。 参考时钟和反馈时钟的共模电压差异导致延迟变化,导致产生的时钟的静态相位偏移。 共模感测和均衡器感测缓冲参考和反馈时钟的共模电压,并产生控制电压。 控制电压调节接收参考和反馈时钟的差分缓冲器的共模电压和延迟。 控制电压调节差分缓冲器以匹配缓冲参考和反馈时钟的共模电压。 缓冲时钟然后被施加到PLL的相位和频率检测器。
    • 10. 发明授权
    • Diode-less full-wave rectifier for low-power on-chip AC-DC conversion
    • 无二极管全波整流器用于低功耗片上AC-DC转换
    • US08797776B2
    • 2014-08-05
    • US13652474
    • 2012-10-16
    • Kwok Kuen (David) KwongChun Fai WongLeung Ling (Alan) PunHo Ming (Karen) Wan
    • Kwok Kuen (David) KwongChun Fai WongLeung Ling (Alan) PunHo Ming (Karen) Wan
    • H02M7/5387
    • H02M7/219H02M2007/2195Y02B70/1408
    • A bridge rectifier operates on low A.C. input voltages such as received by a Radio-Frequency Identification (RFID) device. Voltage drops due to bridge diodes are avoided. Four p-channel transistors are arranged in a transistor bridge across the A.C. inputs to produce an internal power voltage. Another four diode-connected transistors form a start-up diode bridge that generates a comparator power voltage and a reference ground. The start-up diode bridge operates even during initial start-up before the comparator and boost drivers operate. A comparator receives the A.C. input and controls timing of voltage boost drivers that alternately drive gates of the four p-channel transistors in the transistor bridge with voltages boosted higher than the peak A.C. voltage. Substrates are connected to the power voltage on the power-voltage half of the bridge and to the A.C. inputs on the ground half of the bridge to fully shut off transistors, preventing reverse current flow.
    • 桥式整流器在诸如由射频识别(RFID)设备接收的低交流输入电压下工作。 避免了由桥二极管引起的电压降。 四个P沟道晶体管布置在跨越交流输入的晶体管桥中以产生内部电源电压。 另外四个二极管连接的晶体管形成起始二极管电桥,产生比较器电源电压和参考地。 在比较器和升压驱动器运行之前,起动二极管桥即使在初始启动期间也工作。 比较器接收交流输入并且控制升压驱动器的定时,其交替地驱动晶体管桥中的四个p沟道晶体管的栅极,其电压升高高于峰值交流电压。 基板连接到桥的电源电压一半的电源电压和桥接器的一半的交流输入,以完全关闭晶体管,防止反向电流流动。