会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Information reproducing device
    • 信息再生装置
    • US08085639B2
    • 2011-12-27
    • US12448533
    • 2007-12-11
    • Hiromi Honma
    • Hiromi Honma
    • G11B7/00
    • H03L7/08G11B20/10009G11B20/10037G11B20/10046G11B20/10055G11B20/10222G11B2220/2537H03L2207/50
    • An A/D converter samples a read signal in synchrony with a system clock sclk having a fixed frequency, to perform an A/D conversion. A fluctuation compensator is configured as an internal-feedback-type compensation filter, and suppresses fluctuation of a digital signal output from the A/D converter. A digital PLL uses an interpolator to generate, by interpolation, a sampled value of the read signal at a timing in synchrony with a channel frequency, and uses NCO to generate a synchronizing clock and an interpolated-phase signal that is fed back to the interpolator. A binarization circuit binarizes the read signal based on the interpolated value output from the interpolator. The frequency characteristic of the fluctuation compensator is controlled based on the frequency value output from the loop filter.
    • A / D转换器与具有固定频率的系统时钟sclk同步地对读取信号进行采样,以执行A / D转换。 波动补偿器被配置为内部反馈型补偿滤波器,并且抑制从A / D转换器输出的数字信号的波动。 数字PLL使用内插器以与通道频率同步的定时通过内插生成读取信号的采样值,并且使用NCO来产生反馈到内插器的同步时钟和内插相位信号 。 二值化电路基于从内插器输出的内插值二值化读取信号。 基于从环路滤波器输出的频率值来控制波动补偿器的频率特性。
    • 2. 发明授权
    • VCO with phase modulated output
    • VCO具有相位调制输出
    • US07072264B2
    • 2006-07-04
    • US10337378
    • 2003-01-07
    • Hiromi HonmaKinji Kayanuma
    • Hiromi HonmaKinji Kayanuma
    • G11B7/00
    • G11B20/1403G11B7/0053G11B20/10425G11B27/24H03L7/081H03L7/091H03L7/0994
    • A VCO, which good temperature characteristics, high frequency accuracy, and high phase accuracy is provided as an LSI, without making its master clock frequency operate the VCO high. The VCO includes a digital VCO, a phase modulator, and a frequency band limiting element. The digital VCO outputs an oscillating frequency clock and a phase difference lower than an output cycle resolution at the same timing as the output of the oscillating frequency clock. The phase modulator makes side-band components of the output from the digital VCO move from positions near the fundamental frequency to farther bands by modulating the phase of the output from the digital VCO based on the phase difference.
    • 作为LSI提供了具有良好的温度特性,高频精度和高相位精度的VCO,而不使其主时钟频率高于VCO。 VCO包括数字VCO,相位调制器和频带限制元件。 数字VCO在与振荡频率时钟的输出相同的定时输出振荡频率时钟和低于输出周期分辨率的相位差。 相位调制器通过基于相位差调制来自数字VCO的输出的相位,使来自数字VCO的输出的边带分量从靠近基本频率的位置移动到更远的频带。
    • 3. 发明授权
    • Information detecting circuit including adaptive equalizer and reproducing apparatus
    • 信息检测电路,包括自适应均衡器和再现装置
    • US06671244B2
    • 2003-12-30
    • US09746879
    • 2000-12-22
    • Hiromi Honma
    • Hiromi Honma
    • G11B509
    • H04L7/0029G11B20/10009H04L7/0334
    • In an information detecting circuit, an equalizer equalizes an output from an A/D converter as an A/D converting information. A first interpolation circuit generates an interpolating value. A delay circuit delays the A/D converting information with a delay quantity equivalent to an output delay quantity of the equalizer. A second interpolation circuit generates an interpolating value. An interpolating position generating circuit produces an interpolating position information for generating an interpolating value synchronized in phase with the channel clock and supplies the interpolating position information into the first interpolation circuit and the second interpolation circuit. A binary encoder converts the output of the first interpolation circuit. A tap coefficient controller generates a tap coefficient from interpolating value outputs of the first and second interpolations. A rate correcting circuit converts the tap coefficient to be fed-back to the equalizer.
    • 在信息检测电路中,均衡器将来自A / D转换器的输出作为A / D转换信息进行均衡。 第一插值电路产生内插值。 延迟电路以等于均衡器的输出延迟量的延迟量来延迟A / D转换信息。 第二插值电路产生内插值。 内插位置产生电路产生用于产生与通道时钟同相同步的内插值的内插位置信息,并将内插位置信息提供给第一内插电路和第二内插电路。 二进制编码器转换第一内插电路的输出。 抽头系数控制器通过内插第一和第二内插的值输出来产生抽头系数。 速率校正电路将要反馈的抽头系数转换成均衡器。
    • 4. 发明授权
    • Clock recovery using maximum likelihood sequence estimation
    • 使用最大似然序列估计的时钟恢复
    • US5991914A
    • 1999-11-23
    • US801570
    • 1997-02-18
    • Hiromi Honma
    • Hiromi Honma
    • G06F11/10H03M13/12
    • H04L7/0332H04L7/0334
    • In a clock recovery circuit, an input data sequence is sampled in response to clock pulses produced by a voltage-controlled oscillator and data samples are produced. Branch metrics are produced to represent errors of the data samples from reference levels which the input data sequence assumes when the clock pulses are either advanced or delayed by a predetermined phase with respect to optimum timing of the input data sequence. Corresponding to transition states which the branch metrics assume when the clock pulses are advanced by the predetermined phase, a first set of path metrics is produced and corresponding to transition states which the branch metrics assume when the clock pulses are delayed by the predetermined phase, a second set of path metrics is produced. First and second minimum path metrics are selected from the first and second sets of path metrics, respectively, and a differential minimum path metric representative of the difference between the first and second minimum path metrics is produced. Successive differential minimum path metrics are integrated and the V.C.O. is controlled with the integrated path metrics.
    • 在时钟恢复电路中,响应由压控振荡器产生的时钟脉冲对输入数据序列进行采样,并产生数据采样。 产生分支度量,以便当相对于输入数据序列的最佳定时将时钟脉冲提前或延迟预定相位时,从输入数据序列所采用的参考电平来表示数据样本的误差。 对应于当时钟脉冲提前预定相位时分支度量假设的转换状态,产生第一组路径度量,并且对应于当时钟脉冲被延迟预定相位时分支度量假定的过渡状态, 产生第二组路径度量。 分别从第一和第二组路径度量中选择第一和第二最小路径度量,并且产生表示第一和第二最小路径度量之间的差异的差分最小路径量度。 连续差分最小路径度量被集成,并且V.C.O. 由集成路径度量进行控制。
    • 6. 发明申请
    • INFORMATION READOUT APPARATUS
    • 信息阅读器
    • US20100103791A1
    • 2010-04-29
    • US12524024
    • 2008-01-25
    • Hiromi Honma
    • Hiromi Honma
    • G11B20/10
    • G11B20/10009G11B20/10046G11B20/10055G11B20/18G11B2220/2537
    • An offset corrector of an information readout apparatus receives a digital signal DRF output from an A/D converter, and performs offset correction. The offset corrector is capable of switching between a level-correction operation that corrects the offset so that the DC level of the shortest period signal included in the readout signal assumes a zero amplitude reference and a HPF operation that matches the level of the readout signal with the zero amplitude reference. The offset corrector corrects the offset in the level correction operation during a normal reproduction, and switches to the HPF operation for offset correction when a defect judgment unit detects a defective area. The information readout apparatus is stable and has a superior performance without a symmetry deviation if there occurs a waveform fluctuation caused by a defect etc.
    • 信息读出装置的偏移校正器接收从A / D转换器输出的数字信号DRF,进行偏移校正。 偏移校正器能够在校正偏移的电平校正操作之间切换,使得包括在读出信号中的最短周期信号的DC电平呈现零幅度参考,并且与读出信号的电平匹配的HPF操作与 零幅度参考。 偏移校正器在正常再现期间校正电平校正操作中的偏移,并且当缺陷判断单元检测到缺陷区域时,切换到用于偏移校正的HPF操作。 信息读出装置是稳定的,如果发生由缺陷等引起的波形波动,则具有优异的性能而没有对称偏差。
    • 7. 发明申请
    • INFORMATION READOUT APPARATUS AND INFORMATION REPRODUCING METHOD
    • 信息阅读器和信息再现方法
    • US20100054716A1
    • 2010-03-04
    • US12524072
    • 2008-01-07
    • Hiromi Honma
    • Hiromi Honma
    • H04N5/00H03M1/12
    • G11B20/10009G11B20/10037G11B20/10046G11B20/10055G11B20/10111G11B20/10212G11B20/10296G11B20/10425G11B20/10481G11B20/1403G11B20/1426G11B2220/2562
    • An information readout apparatus includes analog to digital converting means, equalizing means, interpolating means, maximum likelihood detecting means and PLL means. The analog to digital converting means converts a read signal read out from an optical disc medium, on which data is recorded with run length limited code that the shortest run length is 1, into a digital signal, and outputs the digital signal in synchronous with a first clock signal with a frequency which is N/M times of a channel frequency. At this time, N is an integer equal to or more than 2 and M is an integer meeting N/M>0.5. The equalizing means equalizes said digital signal to a previously specified partial response (PR) characteristic in synchronous with said first clock signal signal. The interpolating means converts N input data outputted from said equalizing means into M output data, and outputs output data in synchronous with a second clock signal with a frequency of 1/M times of the channel frequency. The maximum likelihood detecting means converts the output data outputted from said interpolation means into an M-bit detection data, and outputs said detection data in synchronous with said second clock signal signal. The PLL means generates said first clock signal and said second clock signal based on said read signal.
    • 信息读取装置包括模数转换装置,均衡装置,内插装置,最大似然检测装置和PLL装置。 模数转换装置将从最短游程长度为1的游程长度限制码记录有数据的光盘介质读出的读取信号转换成数字信号,并与数字信号同步输出 第一时钟信号,其频率是信道频率的N / M倍。 此时,N是等于或大于2的整数,M是满足N / M> 0.5的整数。 均衡装置将所述数字信号与所述第一时钟信号信号同步地将先前指定的部分响应(PR)特性相等。 内插装置将从所述均衡装置输出的N个输入数据转换为M个输出数据,并以与信道频率的1 / M倍的频率的第二时钟信号同步地输出输出数据。 最大似然检测装置将从所述插值装置输出的输出数据转换成M位检测数据,并且与所述第二时钟信号信号同步地输出所述检测数据。 PLL装置基于所述读取信号产生所述第一时钟信号和所述第二时钟信号。
    • 9. 发明授权
    • PLL circuit, data detection circuit and disk apparatus
    • PLL电路,数据检测电路和磁盘设备
    • US06788484B2
    • 2004-09-07
    • US10020850
    • 2001-12-07
    • Hiromi Honma
    • Hiromi Honma
    • G11B509
    • G11B20/10009G11B5/012G11B5/09G11B20/10055G11B20/10083G11B20/10111G11B20/10222G11B20/1403H03L7/091
    • A PLL circuit is disclosed which extracts phase difference information of a high S/N ratio from a readout signal uses the phase difference information for PLL control. An A/D converter samples the input signal to produce a digital signal. A pattern string detector identifies a type of an input pattern string formed from a plurality of successive sample values successively outputted from the A/D converter and outputs pattern string identification information which indicates an identification result. A phase difference generator outputs phase difference information which indicates a phase error of the output of the A/D converter based on the pattern string identification information and the output of the A/D converter. A loop filter, a D/A converter and a voltage controlled oscillator generate a clock signal from the phase difference information to control the sampling timing of the A/D converter.
    • 公开了从读出信号中提取高S / N比的相位差信息的PLL电路使用PLL控制的相位差信息。 A / D转换器对输入信号进行采样以产生数字信号。 图案字符串检测器识别由从A / D转换器连续输出的多个连续取样值形成的输入图案串的类型,并输出表示识别结果的图案串识别信息。 相位差发生器基于模式串识别信息和A / D转换器的输出,输出表示A / D转换器的输出的相位误差的相位差信息。 环路滤波器,D / A转换器和压控振荡器从相位差信息产生时钟信号,以控制A / D转换器的采样定时。
    • 10. 发明授权
    • Information readout apparatus
    • 信息读出装置
    • US08345524B2
    • 2013-01-01
    • US12524024
    • 2008-01-25
    • Hiromi Honma
    • Hiromi Honma
    • G11B7/005
    • G11B20/10009G11B20/10046G11B20/10055G11B20/18G11B2220/2537
    • An offset corrector of an information readout apparatus receives a digital signal DRF output from an A/D converter, and performs offset correction. The offset corrector is capable of switching between a level-correction operation that corrects the offset so that the DC level of the shortest period signal included in the readout signal assumes a zero amplitude reference and a HPF operation that matches the level of the readout signal with the zero amplitude reference. The offset corrector corrects the offset in the level correction operation during a normal reproduction, and switches to the HPF operation for offset correction when a defect judgment unit detects a defective area. The information readout apparatus is stable and has a superior performance without a symmetry deviation if there occurs a waveform fluctuation caused by a defect etc.
    • 信息读出装置的偏移校正器接收从A / D转换器输出的数字信号DRF,进行偏移校正。 偏移校正器能够在校正偏移的电平校正操作之间切换,使得包括在读出信号中的最短周期信号的DC电平呈现零幅度参考,并且与读出信号的电平匹配的HPF操作与 零幅度参考。 偏移校正器在正常再现期间校正电平校正操作中的偏移,并且当缺陷判断单元检测到缺陷区域时,切换到用于偏移校正的HPF操作。 信息读出装置是稳定的,如果发生由缺陷等引起的波形波动,则具有优异的性能而没有对称偏差。