会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Parallel data processing system which efficiently performs matrix and
neurocomputer operations, in a negligible data transmission time
    • 并行数据处理系统,在数据传输时间可以忽略不计的情况下有效执行矩阵和神经计算机操作
    • US5544336A
    • 1996-08-06
    • US420332
    • 1995-04-11
    • Hideki KatoHideki YoshizawaHiroki IcikiDaiki Masumoto
    • Hideki KatoHideki YoshizawaHiroki IcikiDaiki Masumoto
    • G06F15/16G06F15/177G06N3/10G06F3/00
    • G06N3/10
    • A parallel data processing system processes data by synchronously operating a plurality of data processing units (processor elements). It aims at reducing the overhead caused by the data transmission in a system, performing a matrix operation and a neurocomputer operation by making the best of its parallel processing method, and at using excess units for another operation when the number of units required for an operation is smaller than the number of the existing units. The parallel data processing system comprises a plurality of data processing units; a plurality of trays which store and transmit data, each connected to a data processing unit; a tray connection switching unit for changing the connection state of the data transmission path between trays, dividing data processing units into a plurality of groups, and performing an independent operation on each group; and a clock generator for synchronously operating a data transmission between trays and a data process in a data processing unit. Thus, the data are transmitted while the data are processed, so the data transmission time can be actually counted as zero.
    • 并行数据处理系统通过同步操作多个数据处理单元(处理器元件)来处理数据。 其目的在于减少系统中的数据传输引起的开销,通过充分利用其并行处理方法执行矩阵运算和神经计算机操作,并且在运行所需的单元数量的情况下使用多余的单位进行另一操作 小于现有单位的数量。 并行数据处理系统包括多个数据处理单元; 存储和发送数据的多个托盘,每个托盘连接到数据处理单元; 托盘连接切换单元,用于改变托盘之间的数据传输路径的连接状态,将数据处理单元划分成多个组,并对每个组执行独立操作; 以及时钟发生器,用于同步地操作数据处理单元中的托盘与数据处理之间的数据传输。 因此,在处理数据的同时发送数据,因此数据传输时间实际上可以被计数为零。
    • 10. 发明授权
    • Processor having ALU with dynamically transparent pipeline stages
    • 具有动态透明流水线阶段的ALU处理器
    • US08281113B2
    • 2012-10-02
    • US12618954
    • 2009-11-16
    • Hideki Yoshizawa
    • Hideki Yoshizawa
    • G06F7/38G06F9/00G06F9/44G06F15/00
    • G06F9/30014G06F9/3853G06F9/3869G06F9/3875
    • An arithmetic-logic unit for performing an operation of a prescribed bit length in an execution stage of a processor includes a plurality of sub-arithmetic-logic units which perform in respectively different pipeline stages sub-operations created by decomposing the operation of the prescribed bit length in a bit length direction, and a plurality of pipeline registers provided so as to separate the pipeline stages from each other, wherein each of the pipeline registers operates in such a manner as to be switchable between two operation modes, a flip-flop mode in which an output value is updated in synchronism with an input trigger and a transparent mode in which an input value is directly output.
    • 用于在处理器的执行阶段中执行规定位长的操作的算术逻辑单元包括多个子算术逻辑单元,它们分别在不同的流水线级执行通过分解规定位的操作而产生的子操作 以及多个流水线寄存器,其被设置为将流水线级彼此分离,其中每个流水线寄存器以可在两种操作模式之间切换的方式操作,触发器模式 其中输出值与输入触发和输入值直接输出的透明模式同步更新。