会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Method for infrastructure messaging
    • 基础设施信息的方法
    • US09015376B2
    • 2015-04-21
    • US13459212
    • 2012-04-29
    • Michael A. DenioBrian KarguthAkila SubramaniamCharles Fuoco
    • Michael A. DenioBrian KarguthAkila SubramaniamCharles Fuoco
    • G06F3/00G06F15/16G06F9/54
    • G06F9/546G06F2209/548
    • A low overhead method to handle inter process and peer to peer communication. A queue manager is used to create a list of messages with minimal configuration overhead. A hardware queue can be connected to another software task owned by the same core or a different processor core, or connected to a hardware DMA peripheral. There is no limitation on how many messages can be queued between the producer and consumer cores. The low latency interrupt generation to the processor cores is handled by an accumulator inside the QMSS which can be configured to generate interrupts based on a programmable threshold of descriptors in a queue. The accumulator thus removes the polling overhead from software and boosts performance by doing the descriptor pops and message transfer in the background.
    • 一种低开销的处理流程和对等通信的方法。 队列管理器用于以最少的配置开销创建消息列表。 硬件队列可以连接到由同一核心或不同处理器内核拥有的另一个软件任务,或连接到硬件DMA外设。 在生产者和消费者核心之间排队的邮件数量没有限制。 处理器内核的低延迟中断产生由QMSS内的累加器来处理,该累加器可以配置为基于队列中描述符的可编程阈值产生中断。 因此,累加器消除了软件的轮询开销,并通过在后台执行描述符弹出和消息传输来提高性能。
    • 5. 发明申请
    • Method for Infrastructure Messaging
    • 基础设施消息传递方法
    • US20130290984A1
    • 2013-10-31
    • US13459212
    • 2012-04-29
    • Michael A. DenioBrian KarguthAkila SubramaniamCharles Fuoco
    • Michael A. DenioBrian KarguthAkila SubramaniamCharles Fuoco
    • G06F9/46
    • G06F9/546G06F2209/548
    • A low overhead method to handle inter process and peer to peer communication. A queue manager is used to create a list of messages with minimal configuration overhead. A hardware queue can be connected to another software task owned by the same core or a different processor core, or connected to a hardware DMA peripheral. There is no limitation on how many messages can be queued between the producer and consumer cores. The low latency interrupt generation to the processor cores is handled by an accumulator inside the QMSS which can be configured to generate interrupts based on a programmable threshold of descriptors in a queue. The accumulator thus removes the polling overhead from software and boosts performance by doing the descriptor pops and message transfer in the background.
    • 一种低开销的处理流程和对等通信的方法。 队列管理器用于以最少的配置开销创建消息列表。 硬件队列可以连接到由同一核心或不同处理器内核拥有的另一个软件任务,或连接到硬件DMA外设。 在生产者和消费者核心之间排队的邮件数量没有限制。 处理器内核的低延迟中断产生由QMSS内的累加器来处理,该累加器可以配置为基于队列中描述符的可编程阈值产生中断。 因此,累加器消除了软件的轮询开销,并通过在后台执行描述符弹出和消息传输来提高性能。